Metallization: Contact to devices, interconnections between devices and to external Signal (V or I)...

Post on 12-Jan-2016

219 views 0 download

Tags:

Transcript of Metallization: Contact to devices, interconnections between devices and to external Signal (V or I)...

Metallization: Contact to devices, interconnections between devices and to external

Signal (V or I) intensity and speed (frequency response, delay)

Issues in VLSI Metallization

Speed: switching speed, RC delay

Intensity: electromigration (I), electric breakdown (V)

Stability: contact interface, stable I-V characteristics

Voltage drop: IR drop reduces voltage on transistor

Area: connection wires have to be narrow as device density increases

Multi-level Metallization

Lower levels: fine connections to individual

devices

Upper levels: thicker/wider common

connections

Multi-level metal connections

Pit Formation of Al Contact with Si

High solubility of Si in Al (~1%)

Al spikes

Silicide Contacts

Phase Diagram and Formation Sequence of Silicide

Salicide (Self-aligned silicide layer)

N-channel MOS with poly Si gate

Ti deposition and annealing, TiSi2 formation at source, drain and gate

Etch away unreacted Ti

Apply dielectrics and final metallization with Al

Multi-level Metallization

Plug Filling

Chemical Mechanical Polishing (CMP)

Damascene processes Dual damascene

Metal plugs in planar SiO2

Interlayer dielectric deposit

Trench patterning & RIE for metal lines

Metal deposition

CMP Single barrier layer and metal deposition steps, same metal for plugs and lines

Electromigration EffectsVoid Pile-up

Electron wind and field-driven atomic migration

Bamboo-structured wireElectromigration-resistant

Triple diffusion

2-sided diffusion

Double-diffused epitaxial

p-well (tub)

n-well

Epitaxy double-well

Device Isolation

CMOS Technology

CMOS inverter

Simple CMOS layout

Twin-well CMOS process

Lateral Isolation

Localized oxidation isolation (LOCOS)

Trench isolation Oxidation isolation

Simple MOS process (a) Source & drain

p+ diffusion

(b) Wet oxidation for field oxide

(c) Dry oxidation for gate oxide

(d) Al metallization for gate and

contacts to S & D

Poly-Si gate NMOS process

Field oxide growth and opening etching

Gate oxide growth and poly-Si deposit

Gate, source & drain n+ diffusion

PSG CVD, lithography and

metallization

General Process Integration Considerations for ULSI

In mask and process designs, tolerances for variations in line width, junction depth and width, depletion zone width, film thickness, mask-making and alignment

Use self-aligned process if possible: e.g. source & drain implantation, salicide process

Step heights (vertical profile variation) must ensure a positive focus margin (FM)

Large process window and small sensitivity: tolerate variation in equipment performance

On-line monitoring of control parameters

Wafer with IC Chips

Thin film pads for wire bonding

Bonding & Packaging

Plastic-encapsulated package

Back side of IC chip bond to a metallized ceramic substrate

Au wires connecting the IC and pins

Wire bonding process

Flip-chip bonding with Pb-Sn solder ball in contact with a

ceramic substrate

More interconnect pad (>100) allowed

Shorter connection length, less coupling