APPLICATION NOTE
Packaging
PACKAGING-AN200-R
Soldering Guidelines for Exposed Pad Die-UpLeadframe Packages
16215 Alton Parkway • P.O. Box 57013 • Irvine, CA 92619-7013 • Phone: 949-450-8700 • Fax: 949-450-8710 7/28/03
Broadcom Corporation
P.O. Box 5701316215 Alton Parkway
Irvine, CA 92619-7013
© 2003 by Broadcom CorporationAll rights reserved
Printed in the U.S.A.
Broadcom® and the pulse logo are registered trademarks of Broadcom Corporation and/or its subsidiaries in the UnitedStates and certain other countries. All other trademarks mentioned are the property of their respective owners.
REVISION HISTORY
Revision Date Change Description
PACKAGING-AN200-R 7/28/03 Initial release.
Application Note Packaging7/28/03
Broadcom Corporat ionDocument PACKAGING-AN200-R Page iii
TABLE OF CONTENTS
Purpose ......................................................................................................................................................... 1
Scope ............................................................................................................................................................ 2
Reference Standards and Broadcom Documents..................................................................................... 3
Exposed Pad Leadframe Packages for Thermal Enhancement............................................................... 4
Heat Dissipation Paths and Package Thermal Resistances................................................................... 4
Exposed Pad Leadframe Packages........................................................................................................ 7
PCB Layout Recommendations.................................................................................................................. 8
Terminal Solder Joint Analysis and Requirement for Leaded Exposed Pad Package: eTQFP.............. 9
Terminal Solder Joint Analysis and Requirement for Leadless Exposed Pad Package: MLP.............. 10
PCB Thermal Land Design Guidelines ................................................................................................. 12
Design Guidelines of PCB Pads for Package Terminals ...................................................................... 19
Stencil Design Recommendations ........................................................................................................... 22
Reflow Soldering Recommendations....................................................................................................... 24
Rework Recommendations for Exposed Pad Leadframe Packages ..................................................... 25
Packaging Application Note7/28/03
Broadcom Corporat ionPage iv Document PACKAGING-AN200-R
LIST OF FIGURES
Figure 1: Junction-to-ambient Power Dissipation of a QFP Package .................................................................5
Figure 2: Package Heat Dissipation Primary Paths and Resistances.................................................................5
Figure 3: Package Equivalent Thermal Resistance Network of Primary Heat Dissipation Paths .......................6
Figure 4: Junction-to-ambient Power Dissipation of an eTQFP Package...........................................................7
Figure 5: Bottom View of Die-up Leadframe Package with Exposed Die Attachment Pad: (a) eTQFP, (b) MLP ........................................................................................................................................8
Figure 6: Solder Joint Fillet Requirement for Leaded Exposed Pad Packages [from Ref. 8, Section 11.2]........9
Figure 7: Solder Wetting on Terminal Side Surfaces (Including the Exposed Side Surface) is not Required for Leadless Exposed Pad Packages ................................................................................................................10
Figure 8: Solder Joint Length, Width, Thickness, and Overhangs for No-lead Exposed Pad Packages [Ref.6, Figure 9-4].........................................................................................................................................11
Figure 9: Junction-to-ambient Power Dissipation of an eTQFP Package.........................................................12
Figure 10: Size of PCB Thermal Land Plane for eTQFP Package ...................................................................13
Figure 11: Size of PCB Thermal Land Plane for MLP Package .......................................................................13
Figure 12: Thermal Land Design Rule for Package with Exposed Pad Size Larger than 3mm x 3mm............15
Figure 13: Thermal Land Design Rule for Package with Exposed Pad Size 3mm x 3mm or Smaller ..............16
Figure 14: SMD Design Rule on Thermal Land – Cross Section View.............................................................16
Figure 15: Thermal via Design for Package with Exposed Pad Size Larger than 3mm x 3mm........................17
Figure 16: Thermal via Design for Package with Exposed Pad Size 3mm x 3mm or Smaller..........................18
Figure 17: Recommended via Design Rule for Via-to-plane and Via-to-thermal Land Connections ................18
Figure 18: Thermal Relief Should Not be Used for Via-to-plane and Via-to-thermal Land Connections ..........19
Figure 19: PCB Pad Dimension for Package Terminal .....................................................................................20
Figure 20: Solder Mask Opening Around PCB Pad for Package with Terminal Pitch 0.50mm or Larger.........21
Figure 21: Solder Mask Opening Around PCB Pad for Package with Terminal Pitch 0.40mm ........................21
Figure 22: PCB Terminal Pad Stencil Design for: (a) Pad Pitch ≥ 0.50mm, (b) Pad Pitch = 0.40mm ..............22
Figure 23: Thermal Land Stencil Design for Package with Exposed Pad Size Larger than 3mm x 3mm.........23
Figure 24: Stencil Design on Thermal Land for Package with Exposed Pad Size 3mm x 3mm or Smaller......23
Figure 25: Reference Reflow Profile [4] ............................................................................................................24
Application Note Packaging7/28/03
LIST OF TABLES
Table 1: Exposed Pad Leadframe Packages and Package Bottom Views ........................................................ 2
Table 2: Dimensional Criteria for No-Lead Exposed Pad Packages [Ref. 6, Table 9-4] .................................. 11
Table 3: Reference Reflow Profile Parameters ................................................................................................ 24
Broadcom Corporat ionDocument PACKAGING-AN200-R Page v
Packaging Application Note7/28/03
Broadcom Corporat ionPage vi Document PACKAGING-AN200-R
Application Note Packaging7/28/03
PURPOSE
This application note outlines the layout steps needed to ensure adequate soldering of the exposed pad lead framepackages on printed circuit board (PCB) for proper thermal and electrical connections.
Broadcom Corporat ionDocument PACKAGING-AN200-R Purpose Page 1
Packaging Application Note7/28/03
SCOPE
This application note provides land pattern design general guidelines and surface mount recommendations for Broadcomdevices using exposed pad leadframe packages listed in Table 1.
Table 1: Exposed Pad Leadframe Packages and Package Bottom Views
Package Package Description Bottom View of Package Cross Section Schematic View of Package
eTQFP [1] Exposed Pad Thin Quad Flat Pack
eLQFP [1] Exposed Pad Low Profile Quad Flat Pack
eSOIC Exposed Pad Small Outline Package
MLP [2]
(Also known as QFN, MLF, LPCC)
Micro Leadframe Package
(Also known as Quad Flat Pack No-Lead, Micro Lead Frame, Leadless Plastic Chip Carrier)
Saw Singulation
Punch Singulation
Die
Formed Lead
Solder Plated Exposed Pad
Mold Compound
Die Attach Epoxy
Wire Bond
DieDie
Formed Lead
Solder Plated Exposed Pad
Mold Compound
Die Attach Epoxy
Wire Bond
Die
Formed Lead
Solder Plated Exposed Pad
Mold Compound
Die Attach Epoxy
Wire Bond
DieDie
Formed Lead
Solder Plated Exposed Pad
Mold Compound
Die Attach Epoxy
Wire Bond
Solder Plated Exposed PadLead
Die
Mold Compound
Die Attach Epoxy
Wire Bond
Solder Plated Exposed PadLead
Die
Mold Compound
Die Attach Epoxy
Wire Bond
Solder Plated Exposed PadLead
DieDie
Mold Compound
Die Attach Epoxy
Wire Bond
Solder Plated Exposed PadLead
Die
Mold Compound
Die Attach Epoxy
Wire Bond
Solder Plated Exposed PadLead
Die
Mold Compound
Die Attach Epoxy
Wire Bond
Solder Plated Exposed PadLead
DieDie
Mold Compound
Die Attach Epoxy
Wire Bond
Broadcom Corporat ion
Page 2 Scope Document PACKAGING-AN200-R
Application Note Packaging7/28/03
REFERENCE STANDARDS AND BROADCOM DOCUMENTS
1 JEDEC Solid State Product Outline, MS-026, Low/Thin Profile Plastic Quad Flat Package, 2.00mm Footprint, OptionalHeat Slug, January 2001.
2 JEDEC Solid State Product Outline, MO-220G, Thermally Enhanced Plastic Very Thin and Very Very Thin Fin PitchQuad Flat No Lead Package, April 2003.
3 IPC-9701, Performance Test Methods and Qualification Requirements for Surface Mount Solder Attachments, January2002.
4 Broadcom, P-BG 1001-00, Board Qualification, October 29, 2002.
5 Broadcom, P-QAR1018-00, Solder Joint Reliability Testing Requirement, January 16, 2003
6 IPC/EIA J-STD-001C, Requirements for Soldered Electrical and Electronic Assemblies, March 2000.
7 JEDEC JC11 Item # 11.2-643(S), Proposed Design Guide for QFP-N/SO-N Package Families, JEDEC Publication 95,Design Guide 4.8, Plastic Quad and Dual Inline Square and Rectangular No-Lead Packages (with Optional ThermalEnhancements), November 2002
8 IPC-SM-782, Surface Mount Design and Land Pattern Standard, Rev. A, August 1993.
9 Broadcom, Packaging-AN101-R, Reflow Process Guidelines for Surface Mount Assemblies, March 5, 2003.
10 IPC/JEDEC, J-STD-020B, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface MountDevices, April 1999.
11 JEDEC Standard, JESD22-A113C, Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing,February 2003.
Broadcom Corporat ionDocument PACKAGING-AN200-R Reference Standards and Broadcom Documents Page 3
Packaging Application Note7/28/03
EXPOSED PAD LEADFRAME PACKAGES FOR THERMAL ENHANCEMENT
The following is a brief discussion on device thermal performance enhancement through the use of die-up packages withexposed die attach paddle. Pictorial illustrations in this section use only leaded packages since the thermal analysis appliesto both leaded and no-lead (leadless) exposed pad packages.
HEAT DISSIPATION PATHS AND PACKAGE THERMAL RESISTANCES
Heat is generated due to Joule heating when there is electrical current flow through the integrated circuit (IC) on the activesurface of semiconductor die. The amount of heat generation, P, is also known as IC power dissipation and has the unit ofWatt (W). The heat generation causes an increase of temperature at the junctions of diodes and transistors as well as alongthe metal traces of the IC on the die active surface. The long-term reliability of IC devices is affected by the diffusion processof electromigration that causes drift of metal atoms in the direction of the electron flow. This diffusion process accelerateswith the increase of device temperature.
Device power dissipation, package internal thermal resistances, board stack-up, board layout, package-to-boardinterconnection, and system thermal management design together control the device junction temperature rise. Inapplication system environment, the device junction temperature, TJ, is correlated with power dissipation, P, and ambienttemperature, TA, through junction-to-ambient thermal resistance, θJA,
. [1]
Device junction temperature increases linearly with the increase of the device junction-to-ambient thermal resistance. Thefollowing provides a brief discussion on methods of reducing device junction-to-ambient thermal resistance through theapplication of exposed pad leadframe packages together with board layout optimization.
As shown in Figure 1, the primary paths of heat dissipation from the die of a leadframe package, such as a QFP package,to the ambient is
1 Package to board to ambient air, and
2 Package to case top to ambient air.
JAAJ PTT θ⋅+=
Broadcom Corporat ion
Page 4 Exposed Pad Leadframe Packages for Thermal Enhancement Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 1: Junction-to-ambient Power Dissipation of a QFP Package
Figure 2: Package Heat Dissipation Primary Paths and Resistances
Die
QRadiation
QBA
air, TA
PCB
QConvection
P
QJC
QJB
QBSQBS
air, TA
QBA
QJB
QRadiationair, TA
QConvection
Die
QRadiation
QBA
air, TA
PCB
QConvection
P
QJCQJC
QJBQJB
QBSQBS
air, TA
QBA
QJBQJB
QRadiationair, TA
QConvectionQRadiationair, TA
QConvection
TJ TB
TA
TC
QJC
QCA
QJB
θJC
θCA
θJB θBS
P, TAQBA
θBA
QBS
TS
package envelope
TJ TB
TA
TC
QJC
QCA
QJB
θJC
θCA
θJB θBS
P, TAQBA
θBA
QBS
TSTJ TB
TA
TC
QJC
QCA
QJB
θJC
θCA
θJB θBS
P, TAQBA
θBA
QBS
TSTJ TB
TA
TC
QJC
QCA
QJB
θJC
θCA
θJB θBS
P, TAQBA
θBA
QBS
TS
package envelope
Broadcom Corporat ionDocument PACKAGING-AN200-R Exposed Pad Leadframe Packages for Thermal Enhancement Page 5
Packaging Application Note7/28/03
Figure 3: Package Equivalent Thermal Resistance Network of Primary Heat Dissipation Paths
The total power dissipation from the die is approximately the summation of heat flow through these two paths,
, [2]
where QJB and QJC are power dissipations from junction to board and from junction to package case top surface,respectively. Figure 2 illustrates these two primary heat dissipation paths and the corresponding thermal resistances. Theequivalent thermal resistor network of the two primary heat dissipation paths are shown in Figure 3. Using the equivalentthermal resistor network, Figure 3, junction-to-ambient thermal resistance, θJA, can be approximated by
, [3]
where
, [4]
and
. [5]
In the above equations, θJB is package junction-to-lead (junction-to-board) thermal resistance, θJC is package junction-to-case (junction to package top surface) thermal resistance, θBS is board heat spreading thermal resistance, θBA is board-to-ambient thermal resistance, and θCA is package case-to-ambient thermal resistance. It is apparent from Eq. [3] and Eq. [4]that θJA decreases with the reduction of junction-to-board thermal resistance, θJB, and board heat spreading thermalresistance, θBS, values.
TA
θJC θCA
θJB θBA
TJ
θBS
TA
θJC θCA
θJB θBA
TJ
θBS
JCJB QQP +≈
111
−
+=
CBJA RR
θ
BABSJBBR θθθ ++=
CAJCCR θθ +=
Broadcom Corporat ion
Page 6 Exposed Pad Leadframe Packages for Thermal Enhancement Document PACKAGING-AN200-R
Application Note Packaging7/28/03
EXPOSED PAD LEADFRAME PACKAGES
An effective method of reducing θJA value is to use packages with low value of junction-to-board thermal resistance. Die-up leadframe packages with the die attach pad exposed on the bottom side provides an effective heat conduction bridgefrom die to PCB. Figure 4 illustrates the primary heat dissipation paths of an eTQFP package mounted on a PCB with theexposed pad soldered to the board. Compared with the QFP package shown in Figure 1, the eTQFP package moves thedie attachment pad from inside the plastic mold to the bottom of the mold and exposed. In addition, soldering the exposedpad of eTQFP package directly on PCB, Figure 4, eliminates the heat dissipation barrier in QFP package due to the air gapbetween the plastic mold and the PCB, Figure 1.
Figure 4: Junction-to-ambient Power Dissipation of an eTQFP Package
The following highlights the general features related to board layout design and surface mount for exposed pad leadframepackages.
• Exposed pad surface is plated with solder and has the same surface finish as package terminal critical surface(s).
• When soldered to metal plane(s) on board, the exposed pad provides a primary power dissipation path for the package.Exposed pad lowers package junction-to-board thermal resistance, θJB, and reduces junction-to-ambient thermalresistance when soldered to board.
• If the exposed pad is not soldered to board, there is no thermal improvement by using the exposed pad packages.
• Package exposed pad is typically connected to IC die ground pads to provide electrical GROUND connection(additional current return path for signals).
• Loop inductance is reduced if the exposed pad is connected to the ground pads on IC die and soldered to the groundplane(s) on PCB.
• Placing a copper land under the package exposed pad land area on PCB improves both package thermal performanceand soldering of the exposed pad during surface mount process. The copper land under the exposed pad of thepackage on PCB is called PCB thermal land, or thermal land, in this document.
• Connecting the thermal land to the internal and/or backside planes with a matrix of plated through holes (PTH) couldsignificantly improve package thermal and electrical performances.
• A matrix of solder paste squares printed on the thermal land is recommended for soldering the exposed pad ontothermal land.
DieQBA
PCB
QRadiation
air, TA
QConvection
PQJC
QBSQBS
air, TA
QJB
QBA
QRadiationair, TA
QConvection
DieDieQBA
PCB
QRadiation
air, TA
QConvectionQRadiation
air, TA
QConvection
PQJCQJC
QBSQBS
air, TA
QJB
QBAQBA
QRadiationair, TA
QConvection
Broadcom Corporat ionDocument PACKAGING-AN200-R Exposed Pad Leadframe Packages for Thermal Enhancement Page 7
Packaging Application Note7/28/03
As mentioned above, junction-to-ambient thermal resistance decreases with the reduction of θJB and θBS values accordingto Eq. [3] and Eq. [4]. Exposed pad packaging technology reduces thermal resistance to the heat flow from die to thepackage bottom surface, θJB. To realize the benefit of low resistance to heat flow between die and board, the exposed padmust be soldered to the thermal land on board in order to further channel the heat flow to the rest area of the board. Theperformance benefit of exposed pad packages can be maximized when the board layout provides continuous heatconduction paths such that the board spreading thermal resistance, θBS, is minimized in the region around the thermal land.The following sections provide guidelines for board layout and stencil designs that could help maximize package thermalperformance and reduce potential failure risks for board assembly.
PCB LAYOUT RECOMMENDATIONS
PCB layout design provides a land pattern within the footprint of exposed pad package envelope such that theinterconnection can be accomplished between package pins and the corresponding copper pads on PCB. In addition to thepins on the perimeter of package footprint, the exposed pad at the center of package bottom must be soldered to PCB foreTQFP and MLP packages. The mechanical integrity of solder joint at both perimeter pins and the exposed center pad arecritical for the component to pass surface mount qualification requirements. These requirements include visual inspection,differential thermal expansion test, vibration test, thermal shock test, and, mechanical shock test [3, 4], and temperaturecycling test [5].
Figure 5 shows the bottom views of eTQFP and MLP packages. The major differences between the two packages are theterminal type (shape) and location of the perimeter terminals relative to package mold body. The perimeter terminals of theleaded package, eTQFP, are gull wing leads that are bent down and extend beyond the body of package mold with the leadfoot at the end pointing away from the package [1, 6]. The perimeter terminals of the leadless package, MLP, are locatedon the bottom of package mold body along its periphery. By design, these terminals are essentially flush with the bottomsurface of the plastic package body [7]. Only the bottom surface of the terminals is metallized for surface mount purpose(for example, plated with solder) [2, 6]. The differences are further illustrated in the cross section drawings in Table 1.
The solder joint quality and integrity of a surface mount device on a PCB is a function of both land pattern design andsoldering process control. Analysis of solder joints for eTQFP and MLP packages are presented in the following before therecommendations on PCB thermal land design for the exposed pad and land pattern design for package perimeter terminals.
Figure 5: Bottom View of Die-up Leadframe Package with Exposed Die Attachment Pad: (a) eTQFP, (b) MLP
Exposed Pad Mold Pins Exposed Pad Mold PinsExposed Pad Mold Pins Exposed Pad Mold Pins
(a) eTQFP (b) MLP
Broadcom Corporat ion
Page 8 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
TERMINAL SOLDER JOINT ANALYSIS AND REQUIREMENT FOR LEADED EXPOSED PAD PACKAGE: eTQFP
Solder joint requirements for leaded exposed pad package perimeter pins are the same as QFP packages. The generalsolder joint requirement is the indicated evidence of wetting and adherence where the solder spreads one the solderedsurface, forming a contact angle of 90° or preferably less, except when the quantity of solder results in a contour whichextends over the edge of the land or solder resist [Ref. 6, Section 9.2.4]. The solder joints should have a generally smoothappearance with smooth transition from land to connection surface of component lead. The requirement for wetting on bothsoldered surface and component terminal metallized connection surface is quantified by the location and extent of filletrequirements of solder joint.
Figure 6 provides the solder joint minimums for toe, heel, and side fillets for leaded expose pad packages from IPC standard[Ref. 8, Section 11.2]. An observable solder fillet is necessary as the evidence of proper wetting. Thus, the values in thetable usually provide for a positive solder fillet. The dimensions for minimum solder fillets at the toe, heel, or side (JT, JH,JS) have been determined based on industry empirical knowledge and reliability testing.
Figure 6: Solder Joint Fillet Requirement for Leaded Exposed Pad Packages [from Ref. 8, Section 11.2]
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 9
Packaging Application Note7/28/03
TERMINAL SOLDER JOINT ANALYSIS AND REQUIREMENT FOR LEADLESS EXPOSED PAD PACKAGE: MLP
Solder joint requirements for leadless exposed pad package perimeter pins are not yet defined in IPC/EIA J-STD-001C [6].The general solder joint requirement is the indicated evidence of wetting and adherence where the solder spreads on thesoldered surface, forming a contact angle of 90° or preferably less, except when the quantity of solder results in a contourwhich extends over the edge of the land or solder resist [Section 9.2.4 of Ref. 6]. The solder joints should have a generallysmooth appearance with smooth transition from land to connection surface of component lead. The requirement for wettingon both soldered surface and component terminal metallized surface is quantified by the location and extent of solder filletrequirements. For leadless exposed pad packages such as MLP, however, only the bottom surface of terminal is metallizedto promote wetting of solder. The other surfaces of the package terminals are not finished to promote solder wetting. Bydesign, there is no control to wet the side surfaces of MLP terminal with molten solder during reflow surface mount.Consequently, it is not required (by package design) to exhibit solder joint fillet on the terminal side surfaces, including theexposed surface on the side of package mold body, Figure 7.
Figure 7: Solder Wetting on Terminal Side Surfaces (Including the Exposed Side Surface) is not Required for Leadless Exposed Pad Packages
An observable solder fillet on PCB terminal pads is necessary for evidence of proper wetting. Solder joint minimums for toe,heel, and side fillets for leadless expose pad packages are yet to be defined by industry standardization organizations.Figure 8 and Table 2 provide the minimum requirement on solder joint length, width, thickness, end and side overhangs forno-lead exposed pad packages [Ref. 6, Section 9.2.6.4].
DieNot Required
Recommended
DieDieNot Required
Recommended
Not Required
Recommended
Not Required
Recommended
Broadcom Corporat ion
Page 10 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 8: Solder Joint Length, Width, Thickness, and Overhangs for No-lead Exposed Pad Packages [Ref.6, Figure 9-4]
Table 2: Dimensional Criteria for No-Lead Exposed Pad Packages [Ref. 6, Table 9-4]
Feature Dim. Class 1 Requirement Class 2 Requirement Class 3 Requirement
Maximum Side Overhang A Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
Maximum End Overhang B Not Allowed Not Allowed Not Allowed
Minimum End Joint Width C Min ( W, P) Min ( W, P) Min ( W, P)
Minimum Side Joint Length D Unspecified. Shown proper wetting.
Unspecified. Shown proper wetting.
Unspecified. Shown proper wetting.
Maximum Fillet Height (not shown) E Unspecified. Reference
design requirement.Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
Minimum Fillet Height (not shown) F Unspecified. Shown
proper wetting.Unspecified. Shown proper wetting.
Unspecified. Shown proper wetting.
Solder Fillet Thickness G Unspecified. Shown proper wetting.
Unspecified. Shown proper wetting.
Unspecified. Shown proper wetting.
Minimum End Overlap J Required Required Required
Land Width P Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
Termination Width W Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
Unspecified. Reference design requirement.
1. Side overhang 2. End overhang 3. End joint width 4. Side joint length, end overlap
12--- 1
2--- 1
2--- 1
2--- 2
3--- 2
3---
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 11
Packaging Application Note7/28/03
PCB THERMAL LAND DESIGN GUIDELINES
A copper land, called PCB thermal land or thermal land herein, is required on PCB at the land location under the packageexposed pad in order to provide self-centering mechanism for confinement of molten solder during surface mount process.In addition to improving the soldering of the exposed pad, the copper land also provides a launch pad for heat spreading tothe rest area of PCB, Figure 9.
Figure 9: Junction-to-ambient Power Dissipation of an eTQFP Package
DieP
QJB
QJC
PCBQBS QBSQBS
Solder Plated Exposed Pad
Soldering Pad to PCB Thermal Land
Thermal Land with SMD Opening
Solder Mask
Lead Pad with NSMD Opening
Backside Copper Land
Thermal/Ground Via
Ground Plane
DieP
QJB
QJC
PQJB
QJC
PQJB
QJC
PCBQBS QBSQBSPCBQBSQBS QBSQBSQBS
Solder Plated Exposed Pad
Soldering Pad to PCB Thermal Land
Thermal Land with SMD Opening
Solder Mask
Lead Pad with NSMD Opening
Backside Copper Land
Thermal/Ground Via
Ground Plane
Broadcom Corporat ion
Page 12 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 10: Size of PCB Thermal Land Plane for eTQFP Package
Figure 11: Size of PCB Thermal Land Plane for MLP Package
Package Exposed Pad Footprint
PCB Thermal Land
Minimum Separation0.30 mm (12 mil)
PCB Pad for Package Pin
Package Exposed Pad Footprint
PCB Thermal Land
Minimum Separation0.30 mm (12 mil)
PCB Pad for Package Pin
PCB Pad for Package Pin
PCB Thermal Land
Minimum Separation0.25 mm (10 mil)Package Exposed
Pad Footprint
Package Envelop Footprint
PCB Pad for Package Pin
PCB Thermal Land
Minimum Separation0.25 mm (10 mil)Package Exposed
Pad Footprint
Package Envelop Footprint
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 13
Packaging Application Note7/28/03
The following are recommendations for PCB thermal land design:
• Size of PCB thermal land area should be larger than the exposed pad of the package and smaller than the squaredefined by the PCB pads for the perimeter terminals of the package, Figure 10 and Figure 11. Figure 10 shows thethermal land size for eTQFP package and Figure 11 shows the thermal land size for MLP package.
• Metal minimum separation between the thermal land and the PCB pads for package terminals is 0.3mm (12mil) foreTQFP packages, Figure 10, and 0.25mm (10mil) for MLP packages, Figure 11. The size of thermal land on PCB couldbe either larger or smaller than the size of the exposed pad of package.
• Solder mask defined (SMD) opening or openings should be designed on the thermal land to capture molten solderduring reflow and to allow electrical and thermal interconnections between the PCB thermal land and the exposed padof the package.
• For packages with exposed pad size larger than 3.0mm x 3.0mm, evenly distributed a matrix of square solder maskopenings on the thermal land. The recommended solder mask opening size is 0.9mm x 0.9mm (36mil x 36mil). Therecommended pitch between the solder mask openings is 1.125mm (45 mil), Figure 12.
• For packages with exposed pad size of 3.0mm x 3.0mm or smaller, use one solder mask opening on the thermal land.The solder mask opening size should be the same as the package exposed pad, Figure 13.
• To account for solder mask registration accuracy, solder mask should overlap the edge of the thermal land plane by atleast 75 µm, Figure 12, Figure 13 and Figure 14.
• A matrix of plated through hole (PTH) vias should be evenly distributed on the thermal land. These vias should becovered by solder mask to prevent molten solder wicking into the vias, Figure 12, Figure 13 and Figure 14.
• The four corners of the square solder mask openings should be chamfered such that the PTH vias can be placed at thecorners in between solder mask openings and be covered by solder mask, Figure 9, Figure 10 and Figure 11.
• If a PTH via is partially or entirely within solder mask opening, it should be covered with solder mask cap, Figure 13.The solder mask cap diameter should be at least 0.1mm (4mil) larger than via drill diameter.
• For packages with exposed pad size larger than 3.0mm x 3.0mm, the pitch for the matrix of PTH vias on the thermalland should be 1.125mm (45 mil), same as the pitch of the solder mask openings, Figure 12. Via drill diameter is0.25mm (10 mil). Solder mask cap diameter is 0.35mm (14 mil). Recommended plating on via barrel is 1oz. Cu,Figure 15.
• For packages with exposed pad size of 3.0mm x 3.0mm or smaller, the recommended pitch for the matrix of PTH viason the thermal land is 0.9 ~ 1.0 mm (36 ~ 40 mil), Figure 13. Via drill diameter is 0.30mm (12 mil). Via pad and soldermask cap diameter is 0.40mm (16 mil). Recommended plating on via barrel is 1oz. Cu, Figure 16.
• Solid connection is recommended for via-to-plane and via-to-thermal land connections, Figure 17.
• Thermal relief designs for via-to-plane and via-to-thermal land connection are not recommended. Dog-bone or teardropdesigns for via-to-via pad connection on thermal land, Figure 15(a), are NOT recommended. Web construction designfor via-to-plane connection, Figure 18(b), is NOT recommended.
• If not capped/tented with solder mask, PTH vias on thermal land must be plugged with epoxy to prevent molten solderwicking through via holes. Epoxy plugged vias could allow higher via density on thermal land for thermal improvement.
• If it is not feasible to either tent the PTH vias on the thermal land or plug the vias with epoxy, the PTH vias may betented with solder mask from the bottom side of the board as the last resort to prevent molten solder wicking throughthe via holes. This could potentially introduce solder balling problem during reflow as the trapped gas in PTH viasescapes from the top and blows away the molten solder surrounding the PTH vias. Use solder ball capture land inbetween the PTH vias and the component terminal pads on PCB could reduce the potential of rolling solder ballstraveling to the package terminals and shorting the pins. Because the higher tendency of solder bridging at perimeterpins during part reflow, it is recommended to avoid tenting PTH vias from the bottom side of board.
• Higher density of vias on thermal land may be required for specific Broadcom devices. If provided in application notesor datasheet, the thermal land design guidelines for a specific device supersede the corresponding recommendations inthis document.
Broadcom Corporat ion
Page 14 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 12: Thermal Land Design Rule for Package with Exposed Pad Size Larger than 3mm x 3mm
PCB Thermal Land
Minimum Overlap75 �m (3 mil)
SMD Solder Mask Openings
PTH Thermal/Ground
Vias
0.9 mm(36 mil)
0.225 mm(9 mil)
1.125 mm(45 mil)
1.125 mm(45 mil)
PCB Thermal Land
Minimum Overlap75 �m (3 mil)
SMD Solder Mask Openings
PTH Thermal/Ground
Vias
0.9 mm(36 mil)
0.225 mm(9 mil)
1.125 mm(45 mil)
1.125 mm(45 mil)
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 15
Packaging Application Note7/28/03
Figure 13: Thermal Land Design Rule for Package with Exposed Pad Size 3mm x 3mm or Smaller
Figure 14: SMD Design Rule on Thermal Land – Cross Section View
PCB Thermal Land
Solder Mask Opening – same size as package
exposed pad
PTH Thermal/Ground
Vias
Minimum Overlap75 �m (3 mil)
0.9 ~ 1.0 mm(36 ~ 40 mil)
Solder Mask Cap
PCB Thermal Land
Solder Mask Opening – same size as package
exposed pad
PTH Thermal/Ground
Vias
Minimum Overlap75 �m (3 mil)
0.9 ~ 1.0 mm(36 ~ 40 mil)
Solder Mask Cap
PCB
SMD Openings on Thermal Land
PCB Thermal Land Solder Mask
NSMD Opening for Package Pin Pads
Minimum Overlap75 �m (3 mil)
Minimum Separation0.3 mm (12 mil)
PTH Thermal/Ground Vias
PCB
SMD Openings on Thermal Land
PCB Thermal Land Solder Mask
NSMD Opening for Package Pin Pads
Minimum Overlap75 �m (3 mil)
Minimum Separation0.3 mm (12 mil)
PTH Thermal/Ground Vias
Broadcom Corporat ion
Page 16 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 15: Thermal via Design for Package with Exposed Pad Size Larger than 3mm x 3mm
0.25 mm (10 mil)
Via Pad/Solder Mask Cap Diameter
0.35 mm (14 mil)
1 oz. Cu (35 �m)
0.25 mm (10 mil)
Via Pad/Solder Mask Cap Diameter
0.35 mm (14 mil)
1 oz. Cu (35 �m)
1 oz. Cu (35 �m)
PCB
0.25 mm (10 mil)
0.35 mm (14 mil)
1 oz. Cu (35 �m) PCB
0.25 mm (10 mil)
0.35 mm (14 mil)
0.25 mm (10 mil)
0.35 mm (14 mil)
1 oz. Cu (35 �m) 1 oz. Cu (35 �m)
(a) Top View (b) Cross Section View
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 17
Packaging Application Note7/28/03
Figure 16: Thermal via Design for Package with Exposed Pad Size 3mm x 3mm or Smaller
Figure 17: Recommended via Design Rule for Via-to-plane and Via-to-thermal Land Connections
0.30 mm (12 mil)
Via Pad/Solder Mask Cap Diameter
0.40 mm (16 mil)
1 oz. Cu (35 �m)
0.30 mm (12 mil)
Via Pad/Solder Mask Cap Diameter
0.40 mm (16 mil)
1 oz. Cu (35 �m)
1 oz. Cu (35 �m)
PCB
0.30 mm (12 mil)
0.40 mm (16 mil)
1 oz. Cu (35 �m) PCB
0.30 mm (12 mil)
0.40 mm (16 mil)
0.30 mm (12 mil)
0.40 mm (16 mil)
1 oz. Cu (35 �m) 1 oz. Cu (35 �m)
(a) Top View (b) Cross Section View
Ground Plane
1 oz. Cu (35 �m)
Ground Plane
1 oz. Cu (35 �m)
1 oz. Cu (35 �m)
Broadcom Corporat ion
Page 18 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 18: Thermal Relief Should Not be Used for Via-to-plane and Via-to-thermal Land Connections
DESIGN GUIDELINES OF PCB PADS FOR PACKAGE TERMINALS
JEDEC standard terminal pitch for exposed pad leadframe packages are 0.40mm, 0.50mm, 0.65mm, 0.80mm 1.00mm, and1.27mm. Because fine pitches such as 0.50mm and 0.65mm are frequently used in the exposed pad leadframe packages,the PCB pads for package perimeter terminals should be designed to prevent solder bridging, voiding, de-wetting, and othersurface mount problems due to misalignment.
• Width of PCB pads for package terminals should be the same as package terminal width.
• Length of PCB pads for package terminals should be 0.15mm (6mil) longer than package terminal foot length toaccommodate placement accuracy. The additional 0.15mm (6mil) length for PCB pads should extend 0.05mm (2mil)inward (toward package center) beyond the package terminal footprint and extend the remaining 0.10mm (4mil)outward beyond the package terminal footprint, Figure 19.
• Non-solder mask defined (NSMD) pad should be used for package terminal pads on PCB.
• For packages with terminal pitch of 0.50mm or larger, solder mask openings should be designed around each PCBpads for package terminals. The clearance between solder mask and the edge of PCB terminal pads is 75 µm (3mil),Figure 20.
• For packages with terminal pitch of 0.40mm, one large solder mask opening should be designed around all pads foreach side of the package terminals with 75µm clearance between the edge of the solder mask opening and the edge ofthe nearest pad, Figure 21.
• Minimum solder mask web width is 100µm (4mil) to prevent delamination on PCB.
• Inner edge of solder mask should be rounded, Figure 20 and Figure 21.
Teardrop Via-to-Pad Connection for
Thermal Relief
Teardrop Via-to-Pad Connection for
Thermal Relief
Ground Plane
1 oz. Cu (35 �m)
Web Construction for Thermal Relief
Ground Plane
1 oz. Cu (35 �m)
Ground Plane
1 oz. Cu (35 �m)
1 oz. Cu (35 �m)
Web Construction for Thermal Relief
(a) Do Not Use Teardrop (b) Do Not Use Web Construction
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 19
Packaging Application Note7/28/03
Figure 19: PCB Pad Dimension for Package Terminal
PCB
Die
PCB Terminal Pad
SMD Openings on Thermal Land
Package Terminal Foot
Terminal Pad with NSMD Opening
Thermal Land to PCB Terminal Pad Separation
0.30 mm (12 mil)
PCB Pad Extend Outward Beyond
Terminal Foot0.1 mm (4 mil)
Terminal Foot
PCB Pad Extend Inward Beyond Terminal Foot
0.05 mm (2 mil)
PCB
DieDieDie
PCB Terminal Pad
SMD Openings on Thermal Land
Package Terminal Foot
Terminal Pad with NSMD Opening
Thermal Land to PCB Terminal Pad Separation
0.30 mm (12 mil)
PCB Pad Extend Outward Beyond
Terminal Foot0.1 mm (4 mil)
Terminal Foot
PCB Pad Extend Inward Beyond Terminal Foot
0.05 mm (2 mil)
(a) Cross Section View
PCB Pad Extend Outward Beyond
Terminal Foot0.1 mm (4 mil)
Terminal Foot
Length
PCB Terminal
Pad Length
PCB Pad Extend Inward Beyond Terminal Foot
0.05 mm (2 mil)
Solder Mask Opening
75�m (3mil) PCB Terminal
Pad
Package Terminal Footprint
(b) Top View
Broadcom Corporat ion
Page 20 PCB Layout Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 20: Solder Mask Opening Around PCB Pad for Package with Terminal Pitch 0.50mm or Larger
Figure 21: Solder Mask Opening Around PCB Pad for Package with Terminal Pitch 0.40mm
75�m (3mil)
Solder Mask Opening Solder MaskPCB Pad
75�m (3mil)
Solder Mask Opening Solder MaskPCB Pad
75�m (3mil)
Solder Mask Opening Solder MaskPCB Pad
75�m (3mil)
Solder Mask Opening Solder MaskPCB Pad
Broadcom Corporat ionDocument PACKAGING-AN200-R PCB Layout Recommendations Page 21
Packaging Application Note7/28/03
STENCIL DESIGN RECOMMENDATIONS
For die-up exposed pad leadframe packages, the exposed pad must be soldered to PCB thermal land to connect the pathof heat flow from die to PCB. The amount of solder paste required for proper soldering exposed pad packages is determinedby the standoff height from the solderable surface of thermal land to the bottom surface of the exposed pad, solder pasteproperties such as collapse ratio, and package terminal pitch. The difference in the exposed pad standoff height for leadedand no-lead exposed pad packages requires different stencil thickness to minimize potential SMT defects. These defectsmay include voids, insufficient solder coverage under the exposed pad, solder bridging, opening or no connect due topackage floating on the molten solder over thermal land, and solder balling. It is likely that the exposed pad package is notthe only package on board for surface mount. Special attentions are required in stencil design for solder paste printing toaccommodate variations of surface mount processes used in different board assembly factories as well as on differentapplication board for the same device. We recommend that stencil pattern design for exposed pad package should becarefully considered in the early stage of surface mount process development at board assembly factory. The followingprovides design guidelines for exposed pad package stencil patterns.
• Use stainless steel for solder paste print stencil.
• For exposed pad package with terminal pitch of 0.40mm, recommended stencil thickness is 5mil (0.125mm).
• For exposed pad package with terminal pitch of 0.50mm and larger, stencil thickness should be 6mil (0.15mm).
• Stencil aperture size for NSMD terminal pads should be the same as the pad size on PCB, Figure 22.
• For packages with exposed pad size larger than 3mm x 3mm, stencil aperture pattern and size on thermal land shouldbe the same as the SMD pad opening pattern and size, Figure 23.
• For packages with exposed pad size at and smaller than 3mm x 3mm, stencil pattern is 4 apertures of the same sizewith outside edge of the 4 apertures match the SMD pad opening. Edge-to-edge thickness between stencil apertures is0.225mm (9mil) on the thermal land, Figure 24.
• Minimum edge-to-edge thickness between stencil apertures is 0.2mm (8mil), Figure 21.
Figure 22: PCB Terminal Pad Stencil Design for: (a) Pad Pitch ≥ 0.50mm, (b) Pad Pitch = 0.40mm
Solder Mask Opening
PCB Terminal Pad
b � 0.20mm (8mil)
Stencil Pad Aperture(same size as PCBTerminal Pad)
b
Solder Mask Opening
PCB Terminal Pad
b � 0.20mm (8mil)
Stencil Pad Aperture(same size as PCBTerminal Pad)
b
Broadcom Corporat ion
Page 22 Stencil Design Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Figure 23: Thermal Land Stencil Design for Package with Exposed Pad Size Larger than 3mm x 3mm
Figure 24: Stencil Design on Thermal Land for Package with Exposed Pad Size 3mm x 3mm or Smaller
PCB Thermal Land
SMD Solder Mask Openings
PCB Thermal Land
1.125 mm(45 mil)
0.225 mm(9 mil)
Apertures
Stencil Design on Thermal Land
PCB Thermal Land
SMD Solder Mask Openings
PCB Thermal Land
PCB Thermal Land
SMD Solder Mask Openings
PCB Thermal Land
1.125 mm(45 mil)
0.225 mm(9 mil)
Apertures
Stencil Design on Thermal Land
Apertures
Stencil Design on Thermal Land
Stencil PCB Stencil on PCB
Solder paste on PCB Printing
Overlay
0.225 mm(9 mil)
Stencil PCB Stencil on PCB
Solder paste on PCB PrintingPrinting
Overlay
0.225 mm(9 mil)
Broadcom Corporat ionDocument PACKAGING-AN200-R Stencil Design Recommendations Page 23
Packaging Application Note7/28/03
REFLOW SOLDERING RECOMMENDATIONS
Broadcom does not provide device specific reflow profiles. The following summarizes reflow-soldering general guidelines.Customer should conduct reflow tests to optimize reflow profile for specific board. Further information is available in theBroadcom package application note [9] and JEDEC document [10].
Figure 25 shows a reference convection reflow profile. The parameter values for the reference reflow profile are providedin Table 3.
Figure 25: Reference Reflow Profile [4]
Table 3: Reference Reflow Profile Parameters
Profile Feature Sn-Pb Eutectic Assembly Pb-Free Assembly
Average ramp-up rate (TL to Tp) 3° C/second max. 3° C/second max.
Preheat • Temperature Min (Tsmin)
• Temperature Max (Tsmax)
• Time (min to max) (ts)
100 °C150 °C
60-120 seconds
150 °C200 °C
60-180 seconds
Tsmax to TL
• - Ramp-up Rate 3° C/second max 3° C/second max
Time maintained above:• Temperature (TL)
• Time (tL)
183 °C60-150 seconds
217 °C60-150 seconds
Broadcom Corporat ion
Page 24 Reflow Soldering Recommendations Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Note 1- All temperatures refer to topside of the package, measured on the package body surface.
Note 2- All exposed pad leadframe packages currently used at Broadcom are considered small body packages withthickness < 2.5mm or package volume < 350 mm3.
Note 3- Package volume excludes external terminals (leads, lands, ext.) and non-internal heat sinks.
Note 4- It is possible that very large (≥ 350 mm3), thick (≥2.5mm) boards that use components with a wide range of thermalmass, and/or boards undergoing rework, might have difficulty maintaining all component below the maximumtemperatures in this specification. In such cases, the MSL level must be determined for the body temperature thecomponent attains.
REWORK RECOMMENDATIONS FOR EXPOSED PAD LEADFRAME PACKAGES
The exposed pad soldered on PCB provides excellent heat sinking capability to the exposed pad leadframe packages. Theexposed pad also presents additional requirements to the package rework procedures. The body size of the exposed padpackages is typically small. The exposed pad is hidden underneath the package mold body. In order to heat up the exposedpad above solder melting point during part removal process, the package mold body is typically exposed to highertemperatures than the same size leaded leadframe packages without exposed pad. Broadcom follows the industrystandard JESD22-A113C [11] for package preconditioning tests prior to reliability testing which include three cycles of reflowconditions. A package that has been attached to a board and then removed has already been exposed twice to the peaktemperature conditions of reflow. If the board is double sided the package could have been exposed to three times reflowpeak temperatures. Because of the potential for the exposed pad packages to be exposed to elevated temperatures duringpackage removal from PCB and the closeness of the package to be at the end of the tested and qualified range of knownsurvivability, we recommend that the component in exposed pad package should not be reused after removal from PCB.
The following are recommended procedures and requirements for the rework of exposed pad leadframe packages.
1 Pre-bake board for moisture removal – It is recommended to bake board assembly at 125 °C +5/-0 °C for 4 to 24 hoursbefore rework to release residual moisture that may cause failures in other components such as “popcorning”.
2 Part removal – After baking, the board is then placed in the rework holder and heated again to 125 °C. The board shouldbe horizontally placed. Tilt of board could result in solder bridging during part removal. Hot air removal using specializedvacuum collets is recommended. These collets incorporate a hot gas shroud that heats the part to the required reflowtemperature. To prevent board warpage due to localized heating for part removal, it is recommended that the boardunderside also be heated to a temperature of 100 °C to 125 °C.
3 Site cleaning – After removal of component, the site must be cleaned of residual solder. This can be done on a de-soldering station and using solder wick. Special care must be taken to avoid applied temperature on the land area higherthan 245 °C, which could damage the solder mask material and the copper pads. Use alcohol with a lint-free brush orswab to clear the reworked area.
4 Solder paste deposition – A mini-stencil is recommended for manually screen-printing of solder paste on the land area.The stencil should have the same thickness, aperture opening and pattern as the original stencil at the component site.
Peak temperature (Tp) 240 +0/-5 °C 255 +0/-5 °CTime within 5°C of actual peak temperature (tp)
10-30 seconds 20-40 seconds
Ramp-down rate 6 °C/second max. 6 °C/second max.
Time 25°C to peak temperature 6 minutes max. 8 minutes max.
Table 3: Reference Reflow Profile Parameters (Cont.)
Profile Feature Sn-Pb Eutectic Assembly Pb-Free Assembly
Broadcom Corporat ionDocument PACKAGING-AN200-R Rework Recommendations for Exposed Pad Leadframe Packages Page 25
Packaging Application Note7/28/03
The printed site should be inspected under a microscope for location accuracy, solder paste volume, and evendistribution of solder paste before component placement. If unacceptable, the solder paste should be removed and thesite should be re-cleaned for solder paste deposition.
5 Component placement – Use a component placement station equipped with vacuum nozzle, XY table and split fieldvision system that can display both the package leads and the copper pads on the PCB. Place a new package on thetip of the vacuum nozzle. Once the two images of the package leads and the copper pads on PCB are aligned, thepackage is placed down on the PCB land area. Visual inspection of misalignment under a microscope is required. Caremust be taken during inspection and board transportation not to shake or overly tile the board that may cause the partout of alignment.
6 Reflow soldering – Localized heating of the reworked site is recommended to mount the new component on board. Thegas shroud used for component removal (Step 2) is recommended for the localized reflow soldering. Temperature profileshould be similar to the original board reflow surface mount temperature profile and the reflow soldering temperaturerequirements in this document (Table 3, Section 7) should be followed.
7 Board cleaning – Remove residues from the board. Board cleaning is not required if no-clean solder paste/flux is usedfor rework.
8 Final inspection – Visually inspect package perimeter terminals for solder joint defects per requirements in Section 5.1for leaded exposed pad packages and Section 5.2 for no-lead exposed pad packages. Use X-Ray to exam the solderjoint between the exposed pad and the PCB for solder coverage under the exposed pad. Recommended soldercoverage area ratio is above 60%.
Broadcom Corporat ion
Page 26 Rework Recommendations for Exposed Pad Leadframe Packages Document PACKAGING-AN200-R
Application Note Packaging7/28/03
Broadcom Corporat ionDocument PACKAGING-AN200-R Rework Recommendations for Exposed Pad Leadframe Packages Page 27
Packaging Application Note7/28/03
Document PACKAGING-AN200-R
Broadcom Corporation
16215 Alton ParkwayP.O. Box 57013
Irvine, CA 92619-7013Phone: 949-450-8700
Fax: 949-450-8710
Broadcom® Corporation reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design.Information furnished by Broadcom Corporation is believed to be accurate and reliable. However, Broadcom Corporation
does not assume any liability arising out of the application or use of this information, nor the application or use of any product orcircuit described herein, neither does it convey any license under its patent rights nor the rights of others.
Top Related