ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7...

71
– 1 – E01X50C34 Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. ICX274AL 20 pin DIP (Plastic) Description The ICX274AL is a diagonal 8.923mm (Type 1/1.8) interline CCD solid-state image sensor with a square pixel array and 2.01M effective pixels. Progressive scan allows all pixels' signals to be output independently within approximately 1/15 second, and output is also possible using various addition and pulse elimination methods. This chip features an electronic shutter with variable charge-storage time which makes it possible to realize full-frame still images without a mechanical shutter. Further, high sensitivity and low dark current are achieved through the adoption of Super HAD CCD technology. This chip is suitable for image input applications such as still cameras which require high resolution, etc. Features High horizontal and vertical resolution Supports the following modes Progressive scan mode (with/without mechanical shutter) 2/8-line readout mode 2/4-line readout mode 2-line addition mode Center scan modes (1), (2) and (3) AF modes (1) and (2) Square pixel Horizontal drive frequency: 28.6364MHz (typ.), 36.0MHz (max.) Reset gate bias are not adjusted High sensitivity, low dark current Continuous variable-speed shutter function Excellent anti-blooming characteristics 20-pin high-precision plastic package Device Structure Interline CCD image sensor Image size: Diagonal 8.923mm (Type 1/1.8) Total number of pixels: 1688 (H) × 1248 (V) approx. 2.11M pixels Number of effective pixels: 1628 (H) × 1236 (V) approx. 2.01M pixels Number of active pixels: 1620 (H) × 1220 (V) approx. 1.98M pixels Recommended number of recording pixels: 1600 (H) × 1200 (V) approx. 1.92M pixels Chip size: 8.50mm (H) × 6.80mm (V) Unit cell size: 4.40μm (H) × 4.40μm (V) Optical black: Horizontal (H) direction: Front 12 pixels, rear 48 pixels Vertical (V) direction: Front 10 pixels, rear 2 pixels Number of dummy bits: Horizontal 28 Vertical 1 Substrate material: Silicon Optical black position (Top View) 2 10 V H Pin 1 Pin 11 48 12 Diagonal 8.923mm (Type 1/1.8) Progressive Scan CCD Image Sensor with Square Pixel for B/W Video Cameras

Transcript of ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7...

Page 1: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 1 –E01X50C34

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license byany implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating theoperation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

ICX274AL

20 pin DIP (Plastic)Description

The ICX274AL is a diagonal 8.923mm (Type 1/1.8)interline CCD solid-state image sensor with a squarepixel array and 2.01M effective pixels. Progressivescan allows all pixels' signals to be outputindependently within approximately 1/15 second,and output is also possible using various additionand pulse elimination methods. This chip features anelectronic shutter with variable charge-storage timewhich makes it possible to realize full-frame stillimages without a mechanical shutter. Further, highsensitivity and low dark current are achieved throughthe adoption of Super HAD CCD technology.

This chip is suitable for image input applicationssuch as still cameras which require high resolution,etc.

Features• High horizontal and vertical resolution• Supports the following modes

Progressive scan mode (with/without mechanical shutter)2/8-line readout mode2/4-line readout mode2-line addition modeCenter scan modes (1), (2) and (3)AF modes (1) and (2)

• Square pixel• Horizontal drive frequency: 28.6364MHz (typ.), 36.0MHz (max.)• Reset gate bias are not adjusted• High sensitivity, low dark current• Continuous variable-speed shutter function• Excellent anti-blooming characteristics• 20-pin high-precision plastic package

Device Structure• Interline CCD image sensor• Image size: Diagonal 8.923mm (Type 1/1.8)• Total number of pixels: 1688 (H) × 1248 (V) approx. 2.11M pixels• Number of effective pixels: 1628 (H) × 1236 (V) approx. 2.01M pixels• Number of active pixels: 1620 (H) × 1220 (V) approx. 1.98M pixels• Recommended number of

recording pixels: 1600 (H) × 1200 (V) approx. 1.92M pixels• Chip size: 8.50mm (H) × 6.80mm (V)• Unit cell size: 4.40µm (H) × 4.40µm (V)• Optical black: Horizontal (H) direction: Front 12 pixels, rear 48 pixels

Vertical (V) direction: Front 10 pixels, rear 2 pixels• Number of dummy bits: Horizontal 28

Vertical 1• Substrate material: Silicon

Optical black position

(Top View)

2

10

V

H

Pin 1

Pin 11 4812

Diagonal 8.923mm (Type 1/1.8) Progressive Scan CCD Image Sensor with Square Pixel for B/W Video Cameras

Page 2: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 2 –

ICX274AL

11 12 13 14 15 16 17 18 19 20

Horizontal register

Note)

VD

D

φRG

Hφ 2

B

Hφ1

B

GN

D

φSU

B

CS

UB

VL

Hφ1

A

Hφ2

A

10 9 8 7 6 5 4 3 2 1

VO

UT

GN

D

Vφ1

Vφ2

C

Vφ2

B

Vφ2

A

Vφ3

C

Vφ3

B

Vφ3

A

Vφ4

Ver

tical

reg

iste

r

Note) : Photo sensor

Block Diagram and Pin Configuration

(Top View)

Pin Description

∗ 1 DC bias is generated within the CCD, so that this pin should be grounded externally through a capacitance of

0.1µF.

Pin No. Symbol Description Pin No. Symbol Description

1

2

3

4

5

6

7

8

9

10

Vφ4

Vφ3A

Vφ3B

Vφ3C

Vφ2A

Vφ2B

Vφ2C

Vφ1

GND

VOUT

Vertical register transfer clock

Vertical register transfer clock

Vertical register transfer clock

Vertical register transfer clock

Vertical register transfer clock

Vertical register transfer clock

Vertical register transfer clock

Vertical register transfer clock

GND

Signal output

11

12

13

14

15

16

17

18

19

20

VDD

φRG

Hφ2B

Hφ1B

GND

φSUB

CSUB

VL

Hφ1A

Hφ2A

Supply voltage

Reset gate clock

Horizontal register transfer clock

Horizontal register transfer clock

GND

Substrate clock

Substrate bias∗ 1

Protective transistor bias

Horizontal register transfer clock

Horizontal register transfer clock

Page 3: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 3 –

ICX274AL

Absolute Maximum Ratings

∗ 2 +24V (Max.) is guaranteed when clock width < 10µs, clock duty factor < 0.1%.

+16V (Max.) is guaranteed during power-on or power-off.

Item

VDD, VOUT, φRG – φSUB

Vφ2α, Vφ3α – φSUB (α = A to C)

Vφ1, Vφ4, VL – φSUB

Hφ1β, Hφ2β, GND – φSUB (β = A, B)

CSUB – φSUB

VDD, VOUT, φRG, CSUB – GND

Vφ1, Vφ2α, Vφ3α, Vφ4 – GND (α = A to C)

Hφ1β, Hφ2β – GND (β = A, B)

Vφ2α, Vφ3α – VL (α = A to C)

Vφ1, Vφ4, Hφ1β, Hφ2β, GND – VL (β = A, B)

Voltage difference between vertical clock input pins

Hφ1β – Hφ2β (β = A, B)

Hφ1β, Hφ2β – Vφ4 (β = A, B)

Against φSUB

Against GND

Against VL

Between inputclock pins

Storage temperature

Guaranteed temperature of performance

Operating temperature

–40 to +12

–50 to +15

–50 to +0.3

–40 to +0.3

–25 to

–0.3 to +22

–10 to +18

–10 to +6.5

–0.3 to +28

–0.3 to +15

to +15

–6.5 to +6.5

–10 to +16

–30 to +80

–10 to +60

–10 to +75

V

V

V

V

V

V

V

V

V

V

V

V

V

°C

°C

°C

∗ 2

Ratings Unit Remarks

Page 4: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 4 –

ICX274AL

Bias Conditions

∗ 1 Progressive scan mode, 2/8-line readout mode, 2/4-line readout mode, center scan modes (1) and (3),

and AF modes (1) and (2)∗ 2 2-line addition mode and center scan mode (2)∗ 3 VL setting is the VVL voltage of the vertical clock waveform, or the same voltage as the VL power supply

for the V driver should be used.∗ 4 Substrate voltage (VSUB2) setting value indication

The substrate voltage (VSUB) for modes without line addition is generated internally.

The substrate voltage setting value for use with vertical 2-line addition is indicated by a code on the

bottom surface of the image sensor. Adjust the substrate voltage to the indicated voltage.

VSUB2 code – 1-digit indication

↑VSUB2 code

The code and the actual value correspond as follows.

[Example] "h" indicates a VSUB2 setting of 11.6V.

∗ 5 Do not apply a DC bias to the reset gate clock pin, because a DC bias is generated within the CCD.

DC characteristics

Supply current

Item

IDD

Symbol

10.0

Min. Unit RemarksTyp. Max.

mA13.07.0

J

11.8

K

12.0

L

12.2

m

12.4

N

12.6

P

12.8

R

13.0

S

13.2

U

13.4

V

13.6

W

13.8

X

14.0

Y

14.2

Z

14.4

VSUB2 code

Actual value

1

8.8

2

9.0

3

9.2

4

9.4

6

9.6

7

9.8

8

10.0

9

10.2

A

10.4

C

10.6

d

10.8

E

11.0

f

11.2

G

11.4

h

11.6

VSUB2 code

Actual value

Supply voltage

Protective transistor bias

Substrate voltageadjustment range

Substrate voltage adjustment accuracy

Reset gate clock

Item

VDD

VL

VSUB

VSUB2

∆VSUB

φRG

Symbol

15.0∗ 3

Internally generated value

Indicatedvoltage

∗ 5

Min.

V

V

V

V

Unit

∗ 4

RemarksTyp. Max.

No line addition∗ 1

2-line addition∗ 2

14.55

8.8

Indicatedvoltage – 0.2

15.45

14.4

Indicatedvoltage + 0.2

Page 5: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 5 –

ICX274AL

Clock Voltage Conditions

Readout clockvoltage

Vertical transferclock voltage

Horizontal transferclock voltage

Reset gate clockvoltage

Substrate clockvoltage

Item

VVT

VVH1, VVH2

VVH3, VVH4

VVL1, VVL2,VVL3, VVL4

VφV

VVH3 – VVH

VVH4 – VVH

VVHH

VVHL

VVLH

VVLL

VφH

VHL

VCR

VφRG

VRGLH – VRGLL

VRGL – VRGLm

VφSUB

Symbol

14.55

–0.05

–0.2

–8.0

6.8

–0.25

–0.25

4.75

–0.05

0.8

3.0

21.5

Min.

15.0

0

0

–7.5

7.5

5.0

0

2.5

3.3

22.5

Typ.

15.45

0.05

0.05

–7.0

8.05

0.1

0.1

0.5

0.5

0.5

0.5

5.25

0.05

5.25

0.4

0.5

23.5

Max. Unit

1

2

2

2

2

2

2

2

2

2

2

3

3

3

4

4

4

5

Waveformdiagram

VVH = (VVH1 + VVH2)/2

VVL = (VVL3 + VVL4)/2

VφV = VVHn – VVLn (n = 1 to 4)

High-level coupling

High-level coupling

Low-level coupling

Low-level coupling

Cross-point voltage

Low-level coupling

Low-level coupling

Remarks

V

V

V

V

V

V

V

V

V

V

V

V

V

V

V

V

V

V

Page 6: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 6 –

ICX274AL

Clock Equivalent Circuit Constants

Note 1) Expressions using parentheses such as CφV2 (A,B), 3C indicate items which include all combinations of

the pins within the parentheses.

For example, CφV2 (A, B), 3C indicates [CφV2A3C, CφV2B3C].

CφV1

CφV2A, CφV2B

CφV2C

CφV3A, CφV3B

CφV3C

CφV4

CφV12 (A, B)

CφV12C

CφV13 (A, B)

CφV13C

CφV14

CφV2 (A, B), 3 (A, B)

CφV2 (A, B), 3C

CφV2 (A, B), 4

CφV2C, 3 (A, B)

CφV2C, 3C

CφV2C, 4

CφV3 (A, B), 4

CφV3C, 4

CφH1

CφH2

CφHH

CφRG

CφSUB

R1, R4

R2 (A, B, C), 3 (A, B, C)

RGND

RφH

RφH2

RφRG

Symbol

Capacitance between vertical transfer clock andGND

Capacitance between vertical transfer clocks

Capacitance between horizontal transfer clockand GND

Capacitance between horizontal transfer clocks

Capacitance between reset gate clock and GND

Capacitance between substrate clock and GND

Vertical transfer clock series resistor

Vertical transfer clock ground resistor

Horizontal transfer clock series resistor

Horizontal transfer clock ground resistor

Reset gate clock and series resistor

Item Min.

3300

1200

2700

1000

1800

6800

120

220

150

270

2700

470

680

680

1000

820

1800

820

1500

100

100

47

2

820

30

62

15

7

20

4.7

Typ. Max.

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

pF

Ω

Ω

Ω

Ω

Ω

Unit Remarks

Page 7: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 7 –

ICX274AL

Horizontal transfer clock equivalent circuit

Reset gate clock equivalent circuitVertical transfer clock equivalent circuit

Note 2) Cφ2α2β and Cφ3α3β (α = A to C, β = A to C other than α) are

sufficiently small relative to other capacitance between

other vertical clocks in the equivalent circuit, so these

are omitted from the equivalent circuit diagram.

Vφ4

Vφ1

Vφ2α (α = A to C)

Vφ3α (α = A to C)

CφV2α4 (α = A to C)

RGND

CφV1

CφV3α (α = A to C)

CφV4 CφV2α (α = A to C)

CφV2α3α (α = A to C)CφV3α4 (α = A to C)

CφV12α (α = A to C)

CφV13α (α = A to C)

CφV14

R4

R3α (α = A to C)

R1

R2α (α = A to C)

Hφ1B Hφ2B

CφH1 CφH2

CφHH

RφH

RφH2

RφH

Hφ1A Hφ2A

RφHRφH

RGφRφRG

CφRG

Page 8: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 8 –

ICX274AL

Drive Clock Waveform Conditions

(1) Readout clock waveform

VVH = (VVH1 + VVH2)/2

VVL = (VVL3 + VVL4)/2

VφV = VVHn – VVLn (n = 1 to 4)

(2) Vertical transfer clock waveform

100%90%

10%

0%tr tf

0Vtwh

φM2

φM

VVT

VVH1 VVHH

VVHL

VVH

VVLHVVL1

VVLL

VVHL

VVHH

VVL

VVH2

VVHHVVHH

VVHL

VVHL

VVH

VVLHVVL2

VVLL

VVL

VVHHVVH

VVLH

VVLL

VVL

VVHL

VVL3

VVHLVVH3

VVHH

VVH

VVL

VVHL

VVLH

VVLL

VVHLVVH4

VVHH VVHH

VVL4

Vφ1 Vφ3A, Vφ3B, Vφ3C

Vφ2A, Vφ2B, Vφ2C Vφ4

Page 9: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 9 –

ICX274AL

VHL

VCR

twl

two

twh

VφH

VφH

2

tr

Hφ2β

90%

10%Hφ1β

tf

RG waveform

VRGLH

VRGH

VRGLVRGLL

VRGLm

tr twh

twl

tf

VφRG

Point A

VSUB

(Internally generated bias)

100%90%

10%

0%tr tftwh

φM2

φM

VφSUB

(3) Horizontal transfer clock waveform

Cross-point voltage for the Hφ1β rising side of the horizontal transfer clocks Hφ1β and Hφ2β waveforms is VCR.

The overlap period for twh and twl of horizontal transfer clocks Hφ1β and Hφ2β is two. (β = A, B)

(4) Reset gate clock waveform

VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from

Point A in the above diagram until the rising edge of RG.

In addition, VRGL is the average value of VRGLH and VRGLL.

VRGL = (VRGLH + VRGLL)/2

Assuming VRGH is the minimum value during the interval twh, then:

VφRG = VRGH – VRGL

Negative overshoot level during the falling edge of RG is VRGLm.

(5) Substrate clock waveform

Page 10: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 10 –

ICX274AL

∗ 1 When two vertical transfer clock drivers CXD3400N are used.∗ 2 tf ≥ tr – 2ns, and the cross-point voltage (VCR) for the Hφ1β (β = A, B) rising side of the Hφ1β and Hφ2β

waveforms must be VφH/2 [V] or more.

Clock Switching Characteristics (Horizontal drive frequency: 28.6364MHz)

Min.

twh

Typ. Max.Min. Typ. Max. Min. Typ. Max. Min. Typ. Max.

twl tr tf

3.3

10

10

4

3.5

12.5

12.5

7

2.1

10

10

12.5

12.5

24

0.5

5

5

2

7.5

7.5

0.5

15

0.5

5

5

3

400

7.5

7.5

0.5

Unit

µs

ns

ns

ns

µs

Remarks

Duringreadout

∗ 1

∗ 2

When drainingcharge

Item

Readout clock

Vertical transferclock

Horizontaltransfer clock

Reset gate clock

Substrate clock

Symbol

VT

Vφ1, Vφ4,Vφ2α, Vφ3α(α = A to C)

Hφ1β (β = A, B)

Hφ2β (β = A, B)

φRG

φSUB

Min.

two

Typ. Max.

8 10

Unit

ns

RemarksItem

Horizontaltransfer clock

Symbol

Hφ1A, Hφ1B,Hφ2A, Hφ2B

Clock Switching Characteristics (Horizontal drive frequency: 36MHz)

Min.

twh

Typ. Max.Min. Typ. Max. Min. Typ. Max. Min. Typ. Max.

twl tr tf

4.0

8

8

4

4.2

9

9

5.5

1.67

8

8

9

9

8

0.5

5

5

2

6

6

0.25

15

0.5

5

5

3

400

6

6

0.25

Unit

µs

ns

ns

ns

µs

Remarks

Duringreadout

∗ 1

∗ 2

When drainingcharge

Item

Readout clock

Vertical transferclock

Horizontaltransfer clock

Reset gate clock

Substrate clock

Symbol

VT

Vφ1, Vφ4,Vφ2α, Vφ3α(α = A to C)

Hφ1β (β = A, B)

Hφ2β (β = A, B)

φRG

φSUB

Min.

two

Typ. Max.

8 9

Unit

ns

RemarksItem

Horizontaltransfer clock

Symbol

Hφ1A, Hφ1B,Hφ2A, Hφ2B

Page 11: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 11 –

ICX274AL

Spectral Sensitivity Characteristics (excludes lens characteristics and light source characteristics)

Wave Length [nm]

Rel

ativ

e R

espo

nse

400 500 600 700 800 900 1000

1.0

0.9

0.8

0.7

0.6

0.5

0.4

0.3

0.2

0.1

0

∗ 1 Vsat2 is the saturation signal level in 2-line addition mode, and is 200mV per pixel.∗ 2 Progressive scan mode, 2/8-line readout mode, 2/4-line readout mode, and center scan modes (1) and (3).∗ 3 2-line addition mode and center scan mode (2).∗ 4 Same for 2-line addition mode and center scan modes (2) and (3).∗ 5 Same for center scan mode (1).∗ 6 Same for AF modes (1) and (2).∗ 7 Excludes vertical dark signal shading caused by vertical register high-speed transfer.

Image Sensor Characteristics (Ta = 25°C)

Item

Sensitivity

Saturation signal

Smear

Video signal shading

Dark signal

Dark signal shading

Lag

Symbol

S

Vsat

Vsat2∗ 1

Sm

SH

Vdt

∆Vdt

Lag

Min.

335

400

400

Typ.

420

–100

–94

–88

Max.

545

–92

–86

–80

20

25

8

2

0.5

Unit

mV

mV

dB

%

mV

mV

%

Measurementmethod

1

2

3

4

5

6

7

Remarks

1/30s accumulation

Ta = 60°C

Progressive scan mode∗ 4

2/4-line readout mode∗ 5

2/8-line readout mode∗ 6

Zone 0 and I

Zone 0 to II’

Ta = 60°C, 14.985 frame/s

Ta = 60°C, 14.985 frame/s, ∗ 7

No line addition∗ 2

2-line addition∗ 3

Page 12: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 12 –

ICX274AL

4

V10

4

8

8

Ignored regionEffective pixel region

Zone 0, I

Zone II, II’

V10

H8

H8

1628 (H)

1236 (V)

Zone Definition of Video Signal Shading

Measurement System

Note) Adjust the AMP gain so that the gain between [∗ A] and [∗ B] equals 1.

CCD C.D.S S/HAMP

CCD signal output [∗ A]

Signal output [∗ B]

Page 13: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 13 –

ICX274AL

Note) Blacked out portions in the diagram indicate pixels which are not read out.

Output starts from line 1 in 2/8-line decimation mode.

1. Progressive scan mode

In this mode, all pixel signals are output in non-interlace format in 1/14.985s.

All pixel signals within the same exposure period are read out simultaneously, making this mode suitable

for high resolution image capturing.

2. 2/8-line readout mode

All effective area signals are output in approximately 1/30s by reading out the signals for only two out of

eight lines (1st and 6th lines, 9th and 14th lines).

This readout mode emphasizes processing speed over vertical resolution, making it suitable for AE/AF and

other control and for checking images on LCD viewfinders.

3. 2/4-line readout mode

All effective area signals are output in approximately 1/20s by reading out the signals for only two out of

four lines (3rd and 4th lines, 7th and 8th lines, and so on).

Readout modes

The diagrams below and on the following pages show the output methods for the following nine readout

modes.

2/4-line readout modeProgressive scan mode 2/8-line readout mode

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

Page 14: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 14 –

ICX274AL

Note) Blacked out portions in the diagram indicate pixels which are not read out.After reading out the pixels indicated by and transferring two lines, the pixels indicated by are read out and two pixels of the same color are added by the vertical transfer block.

4. 2-line addition modeIn this mode, the signals for only two out of four lines (3rd and 4th lines, 7th and 8th lines, and so on) areread out, the vertical register is shifted by 2 bits, and then the signals of the remaining two out of the fourlines (1st and 2nd lines, 5th and 6th lines, and so on) are read out and added within the vertical register. Alleffective area signals are output in approximately 1/20s.

5. Center scan mode (1)In this mode, the signals for only two out of four lines (3rd and 4th lines, 7th and 8th lines, and so on) areread out. The undesired portions are swept by vertical register high-speed transfer, and the vertical1136-pixel region in the center of the picture is output by the above readout method. The number ofoutput lines is 568 lines at 36MHz, and 434 lines at 28.6364MHz. The frame rate is increased(approximately 30 frames/s) by setting the number of output lines to that of VGA mode, making thismode suitable for VGA moving pictures. (However, the angle of view decreases.)

6. Center scan mode (2)In this mode, the signals for only two out of four lines (3rd and 4th lines, 7th and 8th lines, and so on) areread out, the vertical register is shifted by 2 bits, and then the signals of the remaining two out of the fourlines (1st and 2nd lines, 5th and 6th lines, and so on) are read out and added within the vertical register.The undesired portions are swept by vertical register high-speed transfer, and the vertical 1136-pixel regionin the center of the picture is output by the above readout method. The number of output lines is 568 linesat 36MHz, and 434 lines at 28.6364MHz. The frame rate is increased (approximately 30 frames/s) bysetting the number of output lines to that of VGA mode, making this mode suitable for VGA moving pictures.(However, the angle of view decreases.)

Center scan mode (2)2-line addition mode Center scan mode (1)

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

Page 15: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 15 –

ICX274AL

Note) Blacked out portions in the diagram indicate pixels which are not read out.

7. Center scan mode (3)

This is the center scan mode using the progressive scan method.

The undesired portions are swept by vertical register high-speed transfer, and the picture center is cut out.

The number of output lines is 580 lines at 36MHz, and 444 lines at 28.6364MHz.

8. AF mode (1)

In this mode, the undesired portions are swept by vertical register high-speed transfer, and the vertical

940-pixel region in the center of the picture is output in approximately 1/60s by reading out the signals for

only two out of eight lines (1st and 6th lines, 9th and 14th lines). The number of output lines is 235 lines at

36MHz, and 170 lines at 28.6364MHz. This mode aims for even faster AF control than 2/8-line readout

mode.

9. AF mode (2)

In this mode, the undesired portions are swept by vertical register high-speed transfer, and the vertical

300-pixel region in the center of the picture is output in approximately 1/120s by reading out the signals for

only two out of eight lines (1st and 6th lines, 9th and 14th lines). The number of output lines is 75 lines at

36MHz, and 43 lines at 28.6364MHz. This mode aims for even faster AF control than 2/8-line readout

mode.

AF mode (2)Center scan mode (3) AF mode (1)

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

16 (V2C/V3C)

15 (V2C/V3C)

14 (V2A/V3A)

13 (V2B/V3B)

12 (V2C/V3C)

11 (V2C/V3C)

10 (V2B/V3B)

9 (V2A/V3A)

8 (V2C/V3C)

7 (V2C/V3C)

6 (V2A/V3A)

5 (V2B/V3B)

4 (V2C/V3C)

3 (V2C/V3C)

2 (V2B/V3B)

1 (V2A/V3A)

VOUT

Page 16: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 16 –

ICX274AL

Center scan and AF modes

Description of Center Scan and AF Mode Operation

The center scan and AF modes realize high frame rates by sweeping the top and bottom of the picture withhigh-speed transfer and cutting out the center of the picture.The various readout modes during center scan and AF operation are described below.

• AF modesAF mode (1), (2): The output method is the same as readout in 2/8-line readout mode.

• Center scan modesCenter scan mode (1): The output method is the same as 2/4-line readout mode.Center scan mode (2): The output method consists of 2-line addition readout whereby the signals for only

two out of four lines (3rd and 4th lines, 7th and 8th lines, and so on) are read out,the vertical register is shifted by 2 bits, and then the signals of the remaining twoout of the four lines (1st and 2nd lines, 5th and 6th lines, and so on) are read outand added within the vertical register.

Center scan mode (3): The output method is the same as progressive scan mode.

The readout method, frame rate, number of output lines and other information for each readout mode areshown in the table below.

Undesired portions (Swept by vertical register high-speed transfer)

Picture center cut-out portion

ModeFrame rate (frame/s)

Progressive scan mode

2/8-line readout mode

2/4-line readout mode

2-line addition mode

Center scan mode (1)

Center scan mode (2)

Center scan mode (3)

AF mode (1)

AF mode (2)

Progressive scan

2/8-line readout

2/4-line readout

2/4-line readout

2/4-line readout

2-line addition readout

Progressive scan

2/8-line readout

2/8-line readout

None

None

None

Vertical 2-line

None

Vertical 2-line

None

None

None

9.99

29.97

19.98

19.98

29.97

29.97

29.97

59.94

119.88

14.985

29.97

19.98

19.98

29.97

29.97

29.97

59.94

119.88

1220

305

610

1220

434

434

444

170

43

1220

305

610

1220

568

568

580

235

75

Number of outputeffective pixel datalinesReadout method

Additionmethod

28.6MHz 36MHz 28.6MHz 36MHz

Page 17: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 17 –

ICX274AL

Measurement conditions

(1) In the following measurements, the device drive conditions are at the typical values of the bias and clock

voltage conditions, and the progressive scan readout mode is used.

(2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical

black level (OB) is used as the reference for the signal output, which is taken as the value measured at

point [*B] of the measurement system.

Definition of standard imaging conditions

(1) Standard imaging condition I:

Use a pattern box (luminance: 706cd/m2, color temperature of 3200K halogen source) as a subject.

(Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR

cut filter and image at F8. The luminous intensity to the sensor receiving surface at this point is defined as

the standard sensitivity testing luminous intensity.

(2) Standard imaging condition II:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles.

Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted

to the value indicated in each testing item by the lens diaphragm.

1. Sensitivity

Set to the standard imaging condition I. After selecting the electronic shutter mode with a shutter speed of

1/100s, measure the signal output (Vs) at the center of the screen, and substitute the values into the

following formulas.

S = Vs × [mV]

2. Saturation signal

Set to the standard imaging condition II. After adjusting the luminous intensity to 10 times the intensity with

the average value of the G chanel signal output, 150mV, measure the minimum values of the signal

outputs.

3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity

to 500 times the intensity with the average value of the signal output, 150mV. After the readout clock is

stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure

the maximum value (Vsm [mV]) of the signal outputs, and substitute the values into the following formula.

Smear in modes other than progressive scan mode is calculated from the storage time and signal

addition method. As a result, 2-line addition mode and center scan modes (2) and (3) are the same as

progressive scan mode, 2/4-line readout mode and center scan mode (1) are two times progressive scan

mode, and 2/8-line readout mode and AF modes (1) and (2) are four times progressive scan mode.

Sm = 20 × log × × [dB] (1/10 V method conversion value)

10030

Vsm200

110

1500

Page 18: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 18 –

ICX274AL

4. Video signal shading

Set to the standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjusting the luminous

intensity so that the average value of the signal output is 150mV. Then measure the maximum value (Vmax

[mV]) and minimum value (Vmin [mV]) of the G signal output and substitute the values into the following

formula.

SH = (Vmax – Vmin)/150 × 100 [%]

5. Dark signal

Measure the average value of the signal output (Vdt [mV]) with the device ambient temperature of 60°C

and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

6. Dark signal shading

After measuring 5, measure the maximum (Vdmax [mV]) and minimum (Vdmin [mV]) values of the dark

signal output and substitute the values into the following formula.

∆Vdt = Vdmax – Vdmin [mV]

7. Lag

Adjust the signal output generated by the strobe light to 150mV. After setting the strobe light so that it

strobes with the following timing, measure the residual signal amount (Vlag). Substitute the value into the

following formula.

Lag = (Vlag/150) × 100 [%]

VD

Light

Output

Strobe light timing

Vlag (lag)Signal output 150mV

Page 19: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 19 –

ICX274AL

Dri

ve C

ircu

it

3.3V

XV

3

15V

XS

G3C

XV

2

XS

G2C

XS

UB

XV

3

XS

G3B

XS

G3A

XV

2

XS

G2B

XS

G2A

XV

4

XV

1

Hφ1

A

Hφ2

A

Hφ1

B

Hφ2

B

φRG

VS

UB

CC

DO

UT

–7.5

V

0.1

0.1

0.1

0.1

0.1

0.1

0.01

0.1

2200

p3.

3/16

V

3.3/

20V

0.1

0.1

1/35

V

100k

1M

4.7k

2SC

4250

12

34

56

78

910

2019

1817

1615

1413

1211

ICX

274

(BO

TTO

M V

IEW

)

Vφ4

Vφ3A

Vφ3B

Vφ3C

Vφ2A

Vφ2B

Vφ2C

Vφ1

GND

VOUT

Hφ2A

Hφ1A

VL

CSUB

φSUB

GND

Hφ1B

Hφ2B

φRG

VDD

11121314151617181920

10987654321

CX

D34

00N

11121314151617181920

10987654321

CX

D34

00N

DC

IN

GN

D

VS

UB

2

VS

UB

2-lin

e ad

ditio

n m

ode

Cen

ter

scan

mod

e (2

)

Sub

stra

te b

ias

adju

stm

ent i

nput

vol

tage

(VS

UB

in th

e ci

rcui

t dia

gram

abo

ve)

Sub

stra

te b

ias

φSU

B p

in v

olta

geM

odes

oth

er th

an th

e ab

ove

(Int

erna

lly g

ener

ated

val

ue)

No

te)

Sub

stra

te b

ias

cont

rol

Sw

itch

the

subs

trat

e bi

as a

djus

tmen

t in

put

volta

ge t

oD

CIN

bef

ore

adju

stin

g th

e su

bstr

ate

bias

in 2

-line

addi

tion

mod

e an

d ce

nter

sca

n m

ode

(2).

Page 20: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 20 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Pro

gre

ssiv

e S

can

Mo

de

No

te)

The

125

2H h

oriz

onta

l per

iod

at 3

6MH

z is

480

clk;

the

149

3H h

oriz

onta

l per

iod

at 2

8MH

z is

186

0clk

.

HD V1

VD V2

V4

V3

1249125012511252

1492"a

""a

"

1493123456789

1011121314

1249125012511252

14921493

123456789

1011121314

12351236

123456789

10123456789

10

1236

1235

123456789

10123456789

10

1236

36MHz

28.6MHz

28.6MHz

36MHz

CC

DO

UT

Page 21: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 21 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

Pro

gre

ssiv

e S

can

Mo

de

RG

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

11920 152

11

121

2820

4

296

14

V1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

SU

B

1

90

181

541

541

154

190

136

1

91

78114

96132

60

135

1 1 1 1 1

Page 22: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 22 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Pro

gre

ssiv

e S

can

Mo

de

"a"

enla

rged

H1A

/H1B V

1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

1818

1818

1818

1818

6018

1818

1818

1100

1250

Page 23: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 23 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Pro

gre

ssiv

e S

can

Mo

de

(Wit

h M

ech

anic

al S

hu

tter

)

CC

DO

UT

123456789

10123456789

10

12351236

TR

G

SU

B

Mec

hani

cal

shut

ter

CLO

SE

OP

EN

V2A

/V2B

/V2C V

4

HD

123456789

1011

70

72

1321

15641565

17421

V3A

/V3B

/V3CV

1

"b"

"a"

VD

28.6MHz

36MHz

No

te)

The

156

4 an

d 15

65H

hor

izon

tal p

erio

ds a

t 36

MH

z ar

e 10

21cl

k; t

he 1

742H

hor

izon

tal p

erio

d at

28M

Hz

is 1

530c

lk.

Page 24: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 24 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Pro

gre

ssiv

e S

can

Mo

de

(Wit

h M

ech

anic

al S

hu

tter

)

"b"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

60

#2#1

#3#1

865

1344

00 b

its

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 25: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 25 –

ICX274AL

No

te)

The

511

H h

oriz

onta

l per

iod

at 3

6MH

z is

168

0clk

; th

e 40

6 an

d 40

7H h

oriz

onta

l per

iods

at

28M

Hz

are

1470

clk.

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

2/8-

line

Rea

do

ut

Mo

de

HD V1

VD

V2A

V2B

/V2C V

4

V3A

V3B

/V3C

"a"

"a"

511510

407406

312311

123456789

1011121314

511510

406407

311312

123456789

1011121314

83

169

141722253033384146

12301225

1233

1225

83

169

141722253033384146

12301233

36MHz

28.6MHz

28.6MHz

36MHz

CC

DO

UT

Page 26: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 26 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

2/8-

line

Rea

do

ut

Mo

de

RG V1

V2A

V2B

/V2C

V3A

V3B

/V3C V

4

SU

B

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

154

1

11

9018

190

190

172

541

541

541

60

154

1

154

154

154

154

901

901

901

160

36

154

1

154

154

154

154

901

901

901

160

36

190

1

154

154

154

154

901

901

90

160

190

1

154

154

154

154

901

901

90

160

190

1

154

1 1

361

541

541

118

901

901

90

60

11

960

567

12352 152

11

121

2863

6

728

14

Page 27: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 27 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

2/8-

line

Rea

do

ut

Mo

de

"a"

enla

rged

H1A

/H1B V

1

V2A

V2B

/V2C

V3A

V3B

/V3C V

4

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1842

1100

1250

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1860

1818

1818

1818

1818

1818

1818

1818

1818

Page 28: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 28 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

2/4-

line

Rea

do

ut

Mo

de

No

te)

The

871

H h

oriz

onta

l per

iod

at 3

6MH

z is

900

clk;

the

693

H h

oriz

onta

l per

iod

at 2

8MH

z is

810

clk.

HD V1

VD

V2C

V2A

/V2B V

4

V3C

V3A

/V3B

871

693

625

123456789

10

871

693

652

123456789

10

65

9103478

12321231

12351236

1231

65

9103478

123212351236

36MHz

28.6MHz

28.6MHz

36MHz

CC

DO

UT

"a"

"a"

Page 29: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 29 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

2/4-

line

Rea

do

ut

Mo

de

RG

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

12070 152

11

121

2835

4

446

14

V1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

SU

B

154

1

901

54

181

1 1 1 1

154

90

1

1

54

138

541

154

154

901

102

190

1

154

1

361

84120

90

1

112

60

282

Page 30: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 30 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

2/4-

line

Rea

do

ut

Mo

de

"a"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1854

1818

1818

1818

1818

1818

1818

1818

5415

018

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

66

600

750

Page 31: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 31 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

2-lin

e A

dd

itio

n M

od

e

HD V1

VD

V2C

V2A

/V2B V

4

V3C

V3A

/V3B

"a"

"a"

871

693

625

123456789

10

871

693

625

123456789

10

43

78

1256

65

9103478

12301229

12331234

12

12321231

12351236

1229

43

78

1256

65

9103478

123012331234

12

1231123212351236

36MHz

28.6MHz

28.6MHz

36MHz

CC

DO

UT

No

te)

The

871

H h

oriz

onta

l per

iod

at 3

6MH

z is

900

clk;

the

693

H h

oriz

onta

l per

iod

at 2

8MH

z is

810

clk.

Page 32: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 32 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

2-lin

e A

dd

itio

n M

od

e

RG

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

12070 152

11

121

2835

4

446

14

V1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

SU

B

154

1

901

54

181

1 1 1 1

154

90

1

1

54

138

541

154

154

901

102

190

1

154

1

361

84120

90

1

112

60

282

Page 33: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 33 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

2-lin

e A

dd

itio

n M

od

e

"a"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1854

1818

1818

1818

1818

1818

1818

1818

5415

018

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

66

600

750

Page 34: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 34 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (1

)/(2

8.6M

Hz)

HD V1

VD

V2C

V2A

/V2B V

4

V3C

V3A

/V3B

"d"

"a"

"b"

"a"

"b"

"d"

462461

459458

460

452451

453

450

123456789

10

15

17

462461

459460

453

451452

450

123456789

10

15

17

188191192195

10551052

1048

188191192

105110521055

CC

DO

UT

No

te)

The

462

H h

oriz

onta

l per

iod

is 1

230c

lk.

Page 35: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 35 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (1

)/(3

6MH

z)

No

te)

The

581

H h

oriz

onta

l per

iod

is 6

01cl

k.

HD V1

VD

V2C

V2A

/V2B V

4

V3C

V3A

/V3B

"d"

"a"

"b"

"a"

"b"

"d"

581580

578577576

579

123456789

10

581580

578579

577576

123456789

10

60

555659

1188

1183

11871184

55565960

1183118411871188

CC

DO

UT

Page 36: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 36 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (1

)

"a"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1854

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1866

600

750

Page 37: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 37 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (1

)/(2

8.6M

Hz)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818 #5

#6#1

8718

1818

1818

1818

18

2793

6 bi

ts

2898

0 bi

ts =

14H

Page 38: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 38 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (1

)/(3

6MH

z)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818 #5

#6#5

218

1818

1818

1818

18

8784

bits

1035

0 bi

ts =

5H

Page 39: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 39 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (2

)/(2

8.6M

Hz)

No

te)

The

462

H h

oriz

onta

l per

iod

is 1

230c

lk.

HD V1

VD

V2C

V2A

/V2B V

4

V3C

V3A

/V3B

"d"

"a"

"b"

"a"

"d"

"b"

462461

459458

460

454453

455456457

452

123456789

10

15

18

462461

459460

458

456457

455

453454

452

123456789

10

15

18

186189190193

10531050

10551052

1046

186189190

188191192

104910501053

188191192195

1048105110521055

CC

DO

UT

Page 40: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 40 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (2

)/(3

6MH

z)

No

te)

The

581

H h

oriz

onta

l per

iod

is 6

01cl

k.

HD V1

VD

V2C

V2A

/V2B V

4

V3C

V3A

/V3B

"d"

"a"

"b"

"a"

"b"

"d"

581580

578577576

579

123456789

10

581580

578579

577576

123456789

10

58

535457

60

555659

1188

1183

11871184

53545758

55565960

1183118411871188

1186

1181

11851182

1181118211851186

CC

DO

UT

Page 41: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 41 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (2

)

"a"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1854

1818

1818

1818

1818

1818

1818

1818

5415

018

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1866

600

750

Page 42: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 42 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (2

)/(2

8.6M

Hz)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

# (3

+ 5

)#

(4 +

6)

# (1

85 +

187

)18

1818

1818

1818

18

2793

6 bi

ts

2898

0 bi

ts =

14H

Page 43: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 43 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (2

)/(3

6MH

z)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

# (3

+ 5

)#

(4 +

6)

# (5

0 +

52)

1818

1818

1818

1818

8784

bits

1035

0 bi

ts =

5H

Page 44: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 44 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

Cen

ter

Sca

n M

od

es (

1) a

nd

(2)

RG

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

12070 152

11

121

2835

4

446

14

V1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

SU

B

154

1

901

90

181

1 1 1 1

154

90

1

1

54

138

541

154

154

901

102

190

1

154

1

361

84120

90

1

112

60

282

Page 45: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 45 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

es (

1) a

nd

(2)

/(28

.6M

Hz)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#2

22

1656

0 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 46: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 46 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

es (

1) a

nd

(2)

/(36

MH

z)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#6

3

6210

bits

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 47: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 47 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)/(2

8.6M

Hz)

HD V1

VD V2

V4

V3

478479

497496

"a"

"d"

"b"

"a"

"b"

"d"

498123456

32333435

478479

497496

498123456

32333435

839

397398

840

839

397398

840

CC

DO

UT

No

te)

The

498

H h

oriz

onta

l per

iod

is 1

260c

lk.

Page 48: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 48 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)/(3

6MH

z)

HD V1

VD V2

V4

V3

609610

625624

"a"

"d"

"b"

"a"

"b"

"d"

626123456

2728293031

609610

625624

626123456

27282930

907

329330

908

907

329330

908

CC

DO

UT

No

te)

The

626

H h

oriz

onta

l per

iod

is 1

200c

lk.

Page 49: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 49 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

Cen

ter

Sca

n M

od

e (3

)

RG

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

11920 152

11

121

2820

4

296

14

V1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

SU

B

1

90

181

541

541

154

190

136

1

91

78114

96132

60

135

1 1 1 1 1

Page 50: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 50 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)

"a"

enla

rged

H1A

/H1B V

1

V2A

/V2B

/V2C

V3A

/V3B

/V3C V

4

1818

1818

1818

1818

6018

1818

1818

1100

1250

Page 51: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 51 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)/(2

8.6M

Hz)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

1818

1818

1818

1818

5860

8 bi

ts

5952

0 bi

ts =

31H

Page 52: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 52 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)/(3

6MH

z)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

1818

1818

1818

1818

4881

6 bi

ts

4992

0 bi

ts =

26H

Page 53: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 53 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)/(2

8.6M

Hz)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#3

98

3456

0 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 54: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 54 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

Cen

ter

Sca

n M

od

e (3

)/(3

6MH

z)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#3

30

2880

0 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 55: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 55 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(1)/

(28.

6MH

z)

HD V1

VD

V2A

V2B

/V2C V

4

CC

DO

UT

V3A

V3B

/V3C

"a"

"b"

"d"

"a"

"d"

"b"

204203202201

191190

12345678

19202122

204203202201

191190

123456789

19202122

286289

958953

286289

958953

No

te)

The

203

and

204

H h

oriz

onta

l per

iods

are

132

3clk

.

Page 56: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 56 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(1)/

(36M

Hz)

HD V1

VD

V2A

V2B

/V2C V

4

CC

DO

UT

V3A

V3B

/V3C

"a"

"b"

"d"

"a"

"d"

"b"

256255254

249248

123456789

1110

121314

256255254

249248

123456789

1011121314

153158

10891086

153158

10891086

No

te)

The

256

H h

oriz

onta

l per

iod

is 8

40cl

k.

Page 57: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 57 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(1)/

(28.

6MH

z)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

1818

1818

1818

1818

4190

4 bi

ts

4233

6 bi

ts =

18H

Page 58: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 58 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(1)/

(36M

Hz)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

1818

1818

1818

1818

2289

6 bi

ts

2352

0 bi

ts =

10H

Page 59: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 59 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(1)/

(28.

6MH

z)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#3

39

2587

2 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 60: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 60 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(1)/

(36M

Hz)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#1

80

1411

2 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 61: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 61 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(2)/

(28.

6MH

z)

HD V1

VD

V2A

V2B

/V2C V

4

CC

DO

UT

V3A

V3B

/V3C

"a"

"b"

"d"

"a"

"d"

"b"

102101100

8081

123456789

35363738

102101100

8081

123456789

35363738

537542

702705

537542

702705

No

te)

The

102

H h

oriz

onta

l per

iod

is 1

323c

lk.

Page 62: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 62 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(2)/

(36M

Hz)

HD V1

VD

V2A

V2B

/V2C V

4

CC

DO

UT

V3A

V3B

/V3C

"a"

"b"

"d"

"a"

"d"

"b"

128127126

108109

123456789

31323334

128127126

108109

123456789

31323334

473478

766769

473478

766769

No

te)

The

128

H h

oriz

onta

l per

iod

is 1

596c

lk.

Page 63: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 63 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(2)/

(28.

6MH

z)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

1818

1818

1818

1818

7819

2 bi

ts

7996

8 bi

ts =

34H

Page 64: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 64 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(2)/

(36M

Hz)

"b"

enla

rged

H1A

/H1B V

1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

1818

1818

1818

1818

1818

1818

1818

1818

6897

6 bi

ts

7056

0 bi

ts =

30H

Page 65: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 65 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(2)/

(28.

6MH

z)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#6

40

4704

0 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 66: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 66 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

de

(2)/

(36M

Hz)

"d"

enla

rged

H1A

/H1B

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

#2#1

#3#5

64

4233

6 bi

ts

1

V1

V2C

V2A

/V2B

V3C

V3A

/V3B V

4

Page 67: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 67 –

ICX274AL

Dri

ve T

imin

g C

har

t (H

ori

zon

tal S

ync)

AF

Mo

des

(1)

an

d (

2)

RG V1

V2A

V2B

/V2C

V3A

V3B

/V3C V

4

SU

B

CLK

SH

P

SH

D

H1A

/H1B

H2A

/H2B

154

1

11

9018

190

190

172

541

541

541

60

154

1

154

154

154

154

901

901

901

160

36

154

1

154

154

154

154

901

901

901

160

36

190

1

154

154

154

154

901

901

90

160

190

1

154

154

154

154

901

901

90

160

190

1

154

1 1

361

541

541

118

901

901

90

60

11

960

567

12352 152

11

121

2863

6

728

14

Page 68: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 68 –

ICX274AL

Dri

ve T

imin

g C

har

t (V

erti

cal S

ync)

AF

Mo

des

(1)

an

d (

2)

"a"

enla

rged

H1A

/H1B V

1

V2A

V2B

/V2C

V3A

V3B

/V3C V

4

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1842

1100

1250

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1818

1860

1818

1818

1818

1818

1818

1818

1818

1818

Page 69: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 69 –

ICX274AL

Notes of Handling

1) Static charge preventionCCD image sensors are easily damaged by static discharge. Before handling be sure to take the followingprotective measures.a) Either handle bare handed or use non-chargeable gloves, clothes or material.

Also use conductive shoes.b) When handling directly use an earth band.c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.d) Ionized air is recommended for discharge when handling CCD image sensors.e) For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

2) Solderinga) Make sure the package temperature does not exceed 80°C.b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a ground 30W

soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.c) To dismount an image sensor, do not use a solder suction equipment. When using an electric

desoldering tool, use a thermal controller of the zero-cross On/Off type and connect it to ground.

3) Dust and dirt protectionImage sensors are packed and delivered by taking care of protecting its glass plates from harmful dust anddirt. Clean glass plates with the following operations as required, and use them.a) Perform all assembly operations in a clean room (class 1000 or less).b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should

dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionizedair is recommended.)

c) Clean with a cotton bud and ethyl alcohol if grease stained. Be careful not to scratch the glass.d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when

moving to a room with great temperature differences.e) When a protective tape is applied before shipping, just before use remove the tape applied for

electrostatic protection. Do not reuse the tape.

4) Installing (attaching)a) Remain within the following limits when applying a static load to the package. Do not apply any load

more than 0.7mm inside the outer perimeter of the glass portion, and do not apply any load or impact tolimited portions. (This may cause cracks in the package.)

b) If a load is applied to the entire surface by a hard component, bending stress may be generated and thepackage may fracture, etc., depending on the flatness of the bottom of the package. Therefore, forinstallation, use either an elastic load, such as a spring plate, or an adhesive.

Plastic package

Cover glass

Compressive strength

50N50N 1.2Nm

Torsional strength

Page 70: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 70 –

ICX274AL

c) The adhesive may cause the marking on the rear surface to disappear, especially in case the regulatedvoltage value is indicated on the rear surface. Therefore, the adhesive should not be applied to this area,and indicated values should be transferred to other locations as a precaution.

d) The notch of the package is used for directional index, and that can not be used for reference of fixing.In addition, the cover glass and seal resin may overlap with the notch of the package.

e) If the leads are bent repeatedly and metal, etc., clash or rub against the package, the dust may begenerated by the fragments of resin.

f) Acrylate anaerobic adhesives are generally used to attach CCD image sensors. In addition, cyano-acrylate instantaneous adhesives are sometimes used jointly with acrylate anaerobic adhesives.(reference)

5) Othersa) Do not expose to strong light (sun rays) for long periods. For continuous using under cruel condition

exceeding the normal using condition, consult our company.b) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or

usage in such conditions.c) Brown stains may be seen on the bottom or side of the package. But this does not affect the CCD

characteristics.d) This package has 2 kinds of internal structure. However, their package outline, optical size, and strength

are the same.

The cross section of lead frame can be seen on the side of the package for structure A.

Structure A Structure B

Chip

Metal plate(lead frame)

Package

Cross section oflead frame

Page 71: ICX274AL - Unibrain.com · V DD φ RG H φ 2B H φ 1B GND φ SUB CSUB V L H φ 1A H φ 2A 10 9 8 7 6 5 4 3 2 1 V OUT GND V φ1 V φ 2C V φ 2B V φ 2A V φ 3C V φ 3B V φ 3A V φ4

– 71 –

ICX274AL

Sony Corporation

Pac

kag

e O

utl

ine

Uni

t: m

m

20 p

in D

IP

B

~

B'

M

A

11

C

H

V

D

12.2PA

CK

AG

E S

TR

UC

TU

RE

PAC

KA

GE

MAT

ER

IAL

LEA

D T

RE

ATM

EN

T

LEA

D M

ATE

RIA

L

PAC

KA

GE

MA

SS

DR

AW

ING

NU

MB

ER

Pla

stic

GO

LD P

LAT

ING

42 A

LLO

Y

AS

-B6-

04(E

)

0.95

g

1.“A

” is

the

cent

er o

f the

effe

ctiv

e im

age

area

.

2.

The

two

poin

ts “

B”

of th

e pa

ckag

e ar

e th

e ho

rizon

tal r

efer

ence

.T

he p

oint

“B

'” o

f the

pac

kage

is th

e ve

rtic

al r

efer

ence

.

3.T

he b

otto

m “

C”

of th

e pa

ckag

e, a

nd th

e to

p of

the

cove

r gl

ass

“D”

are

the

heig

ht r

efer

ence

.

4.T

he c

ente

r of

the

effe

ctiv

e im

age

area

rel

ativ

e to

“B

” an

d “B

'”is

(H

, V)

= (

6.9,

6.0

) ±

0.07

5mm

.

5.T

he r

otat

ion

angl

e of

the

effe

ctiv

e im

age

area

rel

ativ

e to

H a

nd V

is ±

1˚.

6.T

he h

eigh

t fro

m th

e bo

ttom

“C

” to

the

effe

ctiv

e im

age

area

is 1

.41

± 0.

10m

m.

The

hei

ght f

rom

the

top

of th

e co

ver

glas

s “D

” to

the

effe

ctiv

e im

age

area

is 1

.49

± 0.

15m

m.

7.T

he ti

lt of

the

effe

ctiv

e im

age

area

rel

ativ

e to

the

botto

m “

C”

is le

ss th

an 5

0µm

.T

he ti

lt of

the

effe

ctiv

e im

age

area

rel

ativ

e to

the

top

“D”

of th

e co

ver

glas

s is

less

than

50µ

m.

8.T

he th

ickn

ess

of th

e co

ver

glas

s is

0.5

mm

, and

the

refr

activ

e in

dex

is 1

.5.

9.T

he n

otch

es o

n th

e bo

ttom

of t

he p

acka

ge a

re u

sed

only

for

dire

ctio

nal i

ndex

, the

y m

ust

not b

e us

ed fo

r re

fere

nce

of fi

xing

.

~ ~1.

7

1120

1.7

10

13.8

± 0

.1

12.7

10

2011

6.9

10.9

0.8

1.27

0.3

0.310

.02.

5

0˚ to 9˚

0.52.5

9.02.5

6.0

12.0 ± 0.1

0.25

1.7

1.7

0.8

0.5

2.9 ± 0.15

2.4

3.5 ± 0.3